Commit 4c4925c1 authored by Nicolas Pitre's avatar Nicolas Pitre Committed by Lennert Buytenhek

[ARM] fix cache alignment code in memset.S

This code is currently disabled, which explains why no one was affected.
Signed-off-by: default avatarNicolas Pitre <nico@marvell.com>
Signed-off-by: default avatarLennert Buytenhek <buytenh@marvell.com>
parent f76e9154
...@@ -60,6 +60,7 @@ ENTRY(memmove) ...@@ -60,6 +60,7 @@ ENTRY(memmove)
CALGN( bcs 2f ) CALGN( bcs 2f )
CALGN( adr r4, 6f ) CALGN( adr r4, 6f )
CALGN( subs r2, r2, ip ) @ C is set here CALGN( subs r2, r2, ip ) @ C is set here
CALGN( rsb ip, ip, #32 )
CALGN( add pc, r4, ip ) CALGN( add pc, r4, ip )
PLD( pld [r1, #-4] ) PLD( pld [r1, #-4] )
...@@ -139,7 +140,6 @@ ENTRY(memmove) ...@@ -139,7 +140,6 @@ ENTRY(memmove)
blt 14f blt 14f
CALGN( ands ip, r1, #31 ) CALGN( ands ip, r1, #31 )
CALGN( rsb ip, ip, #32 )
CALGN( sbcnes r4, ip, r2 ) @ C is always set here CALGN( sbcnes r4, ip, r2 ) @ C is always set here
CALGN( subcc r2, r2, ip ) CALGN( subcc r2, r2, ip )
CALGN( bcc 15f ) CALGN( bcc 15f )
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment