Commit 74e1d67c authored by Alex Deucher's avatar Alex Deucher

drm/amdgpu: make function names consistent in nbio files

All functions should have nbio_v* prefix.
Acked-by: default avatarChristian König <christian.koenig@amd.com>
Signed-off-by: default avatarAlex Deucher <alexander.deucher@amd.com>
parent 1cb4ca59
...@@ -212,22 +212,22 @@ void nbio_v6_1_get_clockgating_state(struct amdgpu_device *adev, u32 *flags) ...@@ -212,22 +212,22 @@ void nbio_v6_1_get_clockgating_state(struct amdgpu_device *adev, u32 *flags)
*flags |= AMD_CG_SUPPORT_BIF_LS; *flags |= AMD_CG_SUPPORT_BIF_LS;
} }
static u32 get_hdp_flush_req_offset(struct amdgpu_device *adev) static u32 nbio_v6_1_get_hdp_flush_req_offset(struct amdgpu_device *adev)
{ {
return SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_GPU_HDP_FLUSH_REQ); return SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_GPU_HDP_FLUSH_REQ);
} }
static u32 get_hdp_flush_done_offset(struct amdgpu_device *adev) static u32 nbio_v6_1_get_hdp_flush_done_offset(struct amdgpu_device *adev)
{ {
return SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_GPU_HDP_FLUSH_DONE); return SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_GPU_HDP_FLUSH_DONE);
} }
static u32 get_pcie_index_offset(struct amdgpu_device *adev) static u32 nbio_v6_1_get_pcie_index_offset(struct amdgpu_device *adev)
{ {
return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX); return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX);
} }
static u32 get_pcie_data_offset(struct amdgpu_device *adev) static u32 nbio_v6_1_get_pcie_data_offset(struct amdgpu_device *adev)
{ {
return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA); return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA);
} }
...@@ -248,10 +248,10 @@ const struct nbio_hdp_flush_reg nbio_v6_1_hdp_flush_reg = { ...@@ -248,10 +248,10 @@ const struct nbio_hdp_flush_reg nbio_v6_1_hdp_flush_reg = {
}; };
const struct amdgpu_nbio_funcs nbio_v6_1_funcs = { const struct amdgpu_nbio_funcs nbio_v6_1_funcs = {
.get_hdp_flush_req_offset = get_hdp_flush_req_offset, .get_hdp_flush_req_offset = nbio_v6_1_get_hdp_flush_req_offset,
.get_hdp_flush_done_offset = get_hdp_flush_done_offset, .get_hdp_flush_done_offset = nbio_v6_1_get_hdp_flush_done_offset,
.get_pcie_index_offset = get_pcie_index_offset, .get_pcie_index_offset = nbio_v6_1_get_pcie_index_offset,
.get_pcie_data_offset = get_pcie_data_offset, .get_pcie_data_offset = nbio_v6_1_get_pcie_data_offset,
}; };
......
...@@ -182,22 +182,22 @@ void nbio_v7_0_ih_control(struct amdgpu_device *adev) ...@@ -182,22 +182,22 @@ void nbio_v7_0_ih_control(struct amdgpu_device *adev)
WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL, interrupt_cntl); WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL, interrupt_cntl);
} }
static u32 get_hdp_flush_req_offset(struct amdgpu_device *adev) static u32 nbio_v7_0_get_hdp_flush_req_offset(struct amdgpu_device *adev)
{ {
return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_REQ); return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_REQ);
} }
static u32 get_hdp_flush_done_offset(struct amdgpu_device *adev) static u32 nbio_v7_0_get_hdp_flush_done_offset(struct amdgpu_device *adev)
{ {
return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_DONE); return SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_DONE);
} }
static u32 get_pcie_index_offset(struct amdgpu_device *adev) static u32 nbio_v7_0_get_pcie_index_offset(struct amdgpu_device *adev)
{ {
return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2); return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2);
} }
static u32 get_pcie_data_offset(struct amdgpu_device *adev) static u32 nbio_v7_0_get_pcie_data_offset(struct amdgpu_device *adev)
{ {
return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2); return SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2);
} }
...@@ -218,9 +218,9 @@ const struct nbio_hdp_flush_reg nbio_v7_0_hdp_flush_reg = { ...@@ -218,9 +218,9 @@ const struct nbio_hdp_flush_reg nbio_v7_0_hdp_flush_reg = {
}; };
const struct amdgpu_nbio_funcs nbio_v7_0_funcs = { const struct amdgpu_nbio_funcs nbio_v7_0_funcs = {
.get_hdp_flush_req_offset = get_hdp_flush_req_offset, .get_hdp_flush_req_offset = nbio_v7_0_get_hdp_flush_req_offset,
.get_hdp_flush_done_offset = get_hdp_flush_done_offset, .get_hdp_flush_done_offset = nbio_v7_0_get_hdp_flush_done_offset,
.get_pcie_index_offset = get_pcie_index_offset, .get_pcie_index_offset = nbio_v7_0_get_pcie_index_offset,
.get_pcie_data_offset = get_pcie_data_offset, .get_pcie_data_offset = nbio_v7_0_get_pcie_data_offset,
}; };
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment