Commit 88ad58ba authored by Krzysztof Kozlowski's avatar Krzysztof Kozlowski Committed by Krzysztof Kozlowski

ARM: dts: exynos: Include common exynos5 in exynos5410.dtsi

The exynos5.dtsi is used for common nodes shared between Exynos5250 and
Exynos542x. Since Exynos5410 is very similar to Exynos5420 it can
include the common file as well to remove duplication and make
everything more consistent.
Signed-off-by: default avatarKrzysztof Kozlowski <krzk@kernel.org>
Reviewed-by: default avatarJavier Martinez Canillas <javier@osg.samsung.com>
parent 5d99cc59
...@@ -102,14 +102,14 @@ ethernet@3,0 { ...@@ -102,14 +102,14 @@ ethernet@3,0 {
}; };
}; };
&uart0 { &serial_0 {
status = "okay"; status = "okay";
}; };
&uart1 { &serial_1 {
status = "okay"; status = "okay";
}; };
&uart2 { &serial_2 {
status = "okay"; status = "okay";
}; };
...@@ -14,6 +14,7 @@ ...@@ -14,6 +14,7 @@
*/ */
#include "skeleton.dtsi" #include "skeleton.dtsi"
#include "exynos5.dtsi"
#include "exynos-syscon-restart.dtsi" #include "exynos-syscon-restart.dtsi"
#include <dt-bindings/clock/exynos5410.h> #include <dt-bindings/clock/exynos5410.h>
...@@ -26,9 +27,6 @@ aliases { ...@@ -26,9 +27,6 @@ aliases {
pinctrl1 = &pinctrl_1; pinctrl1 = &pinctrl_1;
pinctrl2 = &pinctrl_2; pinctrl2 = &pinctrl_2;
pinctrl3 = &pinctrl_3; pinctrl3 = &pinctrl_3;
serial0 = &uart0;
serial1 = &uart1;
serial2 = &uart2;
}; };
cpus { cpus {
...@@ -70,49 +68,6 @@ soc: soc { ...@@ -70,49 +68,6 @@ soc: soc {
#size-cells = <1>; #size-cells = <1>;
ranges; ranges;
combiner: interrupt-controller@10440000 {
compatible = "samsung,exynos4210-combiner";
#interrupt-cells = <2>;
interrupt-controller;
samsung,combiner-nr = <32>;
reg = <0x10440000 0x1000>;
interrupts = <0 0 0>, <0 1 0>, <0 2 0>, <0 3 0>,
<0 4 0>, <0 5 0>, <0 6 0>, <0 7 0>,
<0 8 0>, <0 9 0>, <0 10 0>, <0 11 0>,
<0 12 0>, <0 13 0>, <0 14 0>, <0 15 0>,
<0 16 0>, <0 17 0>, <0 18 0>, <0 19 0>,
<0 20 0>, <0 21 0>, <0 22 0>, <0 23 0>,
<0 24 0>, <0 25 0>, <0 26 0>, <0 27 0>,
<0 28 0>, <0 29 0>, <0 30 0>, <0 31 0>;
};
gic: interrupt-controller@10481000 {
compatible = "arm,cortex-a15-gic", "arm,cortex-a9-gic";
#interrupt-cells = <3>;
interrupt-controller;
reg = <0x10481000 0x1000>,
<0x10482000 0x1000>,
<0x10484000 0x2000>,
<0x10486000 0x2000>;
interrupts = <1 9 0xf04>;
};
chipid@10000000 {
compatible = "samsung,exynos4210-chipid";
reg = <0x10000000 0x100>;
};
sromc: memory-controller@12250000 {
compatible = "samsung,exynos4210-srom";
reg = <0x12250000 0x14>;
#address-cells = <2>;
#size-cells = <1>;
ranges = <0 0 0x04000000 0x20000
1 0 0x05000000 0x20000
2 0 0x06000000 0x20000
3 0 0x07000000 0x20000>;
};
pmu_system_controller: system-controller@10040000 { pmu_system_controller: system-controller@10040000 {
compatible = "samsung,exynos5410-pmu", "syscon"; compatible = "samsung,exynos5410-pmu", "syscon";
reg = <0x10040000 0x5000>; reg = <0x10040000 0x5000>;
...@@ -239,34 +194,40 @@ pinctrl_3: pinctrl@03860000 { ...@@ -239,34 +194,40 @@ pinctrl_3: pinctrl@03860000 {
reg = <0x03860000 0x1000>; reg = <0x03860000 0x1000>;
interrupts = <0 47 0>; interrupts = <0 47 0>;
}; };
};
};
uart0: serial@12C00000 { &pwm {
compatible = "samsung,exynos4210-uart"; clocks = <&clock CLK_PWM>;
reg = <0x12C00000 0x100>; clock-names = "timers";
interrupts = <0 51 0>; };
clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
clock-names = "uart", "clk_uart_baud0";
status = "disabled";
};
uart1: serial@12C10000 { &serial_0 {
compatible = "samsung,exynos4210-uart"; clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
reg = <0x12C10000 0x100>; clock-names = "uart", "clk_uart_baud0";
interrupts = <0 52 0>; };
clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
clock-names = "uart", "clk_uart_baud0";
status = "disabled";
};
uart2: serial@12C20000 { &serial_1 {
compatible = "samsung,exynos4210-uart"; clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
reg = <0x12C20000 0x100>; clock-names = "uart", "clk_uart_baud0";
interrupts = <0 53 0>; };
clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
clock-names = "uart", "clk_uart_baud0"; &serial_2 {
status = "disabled"; clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
}; clock-names = "uart", "clk_uart_baud0";
}; };
&serial_3 {
status = "disabled";
};
&sromc {
#address-cells = <2>;
#size-cells = <1>;
ranges = <0 0 0x04000000 0x20000
1 0 0x05000000 0x20000
2 0 0x06000000 0x20000
3 0 0x07000000 0x20000>;
}; };
#include "exynos5410-pinctrl.dtsi" #include "exynos5410-pinctrl.dtsi"
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment