Commit b9ec866d authored by Patrice Chotard's avatar Patrice Chotard

ARM: dts: STiH410-family: fix wrong parent clock frequency

The clock parent was lower than child clock which is not correct.
In some use case, it leads to division by zero.
Signed-off-by: default avatarGabriel Fernandez <gabriel.fernandez@st.com>
parent b005ebf9
...@@ -131,7 +131,7 @@ sti-display-subsystem { ...@@ -131,7 +131,7 @@ sti-display-subsystem {
<&clk_s_d2_quadfs 0>; <&clk_s_d2_quadfs 0>;
assigned-clock-rates = <297000000>, assigned-clock-rates = <297000000>,
<108000000>, <297000000>,
<0>, <0>,
<400000000>, <400000000>,
<400000000>; <400000000>;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment