Commit c9809791 authored by Paulo Zanoni's avatar Paulo Zanoni Committed by Daniel Vetter

drm/i915: convert PIPE_MSA_MISC to transcoder

Same as the other registers. This one also appeared on Haswell for the
first time, so that's why we are renaming it.
Signed-off-by: default avatarPaulo Zanoni <paulo.r.zanoni@intel.com>
Reviewed-by: default avatarDamien Lespiau <damien.lespiau@intel.com>
Signed-off-by: default avatarDaniel Vetter <daniel.vetter@ffwll.ch>
parent 702e7a56
...@@ -4556,15 +4556,16 @@ ...@@ -4556,15 +4556,16 @@
#define TRANS_CLK_SEL_DISABLED (0x0<<29) #define TRANS_CLK_SEL_DISABLED (0x0<<29)
#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29) #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
#define _PIPEA_MSA_MISC 0x60410 #define _TRANSA_MSA_MISC 0x60410
#define _PIPEB_MSA_MISC 0x61410 #define _TRANSB_MSA_MISC 0x61410
#define PIPE_MSA_MISC(pipe) _PIPE(pipe, _PIPEA_MSA_MISC, _PIPEB_MSA_MISC) #define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
#define PIPE_MSA_SYNC_CLK (1<<0) _TRANSB_MSA_MISC)
#define PIPE_MSA_6_BPC (0<<5) #define TRANS_MSA_SYNC_CLK (1<<0)
#define PIPE_MSA_8_BPC (1<<5) #define TRANS_MSA_6_BPC (0<<5)
#define PIPE_MSA_10_BPC (2<<5) #define TRANS_MSA_8_BPC (1<<5)
#define PIPE_MSA_12_BPC (3<<5) #define TRANS_MSA_10_BPC (2<<5)
#define PIPE_MSA_16_BPC (4<<5) #define TRANS_MSA_12_BPC (3<<5)
#define TRANS_MSA_16_BPC (4<<5)
/* LCPLL Control */ /* LCPLL Control */
#define LCPLL_CTL 0x130040 #define LCPLL_CTL 0x130040
......
...@@ -888,32 +888,32 @@ void intel_ddi_set_pipe_settings(struct drm_crtc *crtc) ...@@ -888,32 +888,32 @@ void intel_ddi_set_pipe_settings(struct drm_crtc *crtc)
struct drm_i915_private *dev_priv = crtc->dev->dev_private; struct drm_i915_private *dev_priv = crtc->dev->dev_private;
struct intel_crtc *intel_crtc = to_intel_crtc(crtc); struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc); struct intel_encoder *intel_encoder = intel_ddi_get_crtc_encoder(crtc);
enum pipe pipe = intel_crtc->pipe; enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
int type = intel_encoder->type; int type = intel_encoder->type;
uint32_t temp; uint32_t temp;
if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) { if (type == INTEL_OUTPUT_DISPLAYPORT || type == INTEL_OUTPUT_EDP) {
temp = PIPE_MSA_SYNC_CLK; temp = TRANS_MSA_SYNC_CLK;
switch (intel_crtc->bpp) { switch (intel_crtc->bpp) {
case 18: case 18:
temp |= PIPE_MSA_6_BPC; temp |= TRANS_MSA_6_BPC;
break; break;
case 24: case 24:
temp |= PIPE_MSA_8_BPC; temp |= TRANS_MSA_8_BPC;
break; break;
case 30: case 30:
temp |= PIPE_MSA_10_BPC; temp |= TRANS_MSA_10_BPC;
break; break;
case 36: case 36:
temp |= PIPE_MSA_12_BPC; temp |= TRANS_MSA_12_BPC;
break; break;
default: default:
temp |= PIPE_MSA_8_BPC; temp |= TRANS_MSA_8_BPC;
WARN(1, "%d bpp unsupported by pipe DDI function\n", WARN(1, "%d bpp unsupported by DDI function\n",
intel_crtc->bpp); intel_crtc->bpp);
} }
I915_WRITE(PIPE_MSA_MISC(pipe), temp); I915_WRITE(TRANS_MSA_MISC(cpu_transcoder), temp);
} }
} }
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment