Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in / Register
Toggle navigation
L
linux
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Merge Requests
0
Merge Requests
0
Analytics
Analytics
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Commits
Issue Boards
Open sidebar
nexedi
linux
Commits
d00ffc0c
Commit
d00ffc0c
authored
May 08, 2018
by
Ben Skeggs
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
drm/nouveau/gr/gf100-: port zcull tile mapping calculations from NVGPU
Signed-off-by:
Ben Skeggs
<
bskeggs@redhat.com
>
parent
5f6474a4
Changes
2
Hide whitespace changes
Inline
Side-by-side
Showing
2 changed files
with
34 additions
and
34 deletions
+34
-34
drivers/gpu/drm/nouveau/nvkm/engine/gr/gf100.c
drivers/gpu/drm/nouveau/nvkm/engine/gr/gf100.c
+17
-17
drivers/gpu/drm/nouveau/nvkm/engine/gr/gf117.c
drivers/gpu/drm/nouveau/nvkm/engine/gr/gf117.c
+17
-17
No files found.
drivers/gpu/drm/nouveau/nvkm/engine/gr/gf100.c
View file @
d00ffc0c
...
...
@@ -2042,25 +2042,25 @@ gf100_gr_init_zcull(struct gf100_gr *gr)
{
struct
nvkm_device
*
device
=
gr
->
base
.
engine
.
subdev
.
device
;
const
u32
magicgpc918
=
DIV_ROUND_UP
(
0x00800000
,
gr
->
tpc_total
);
u32
data
[
TPC_MAX
/
8
]
=
{};
u8
tpcnr
[
GPC_MAX
];
int
gpc
,
tpc
;
int
i
;
memcpy
(
tpcnr
,
gr
->
tpc_nr
,
sizeof
(
gr
->
tpc_nr
));
for
(
i
=
0
,
gpc
=
-
1
;
i
<
gr
->
tpc_total
;
i
++
)
{
do
{
gpc
=
(
gpc
+
1
)
%
gr
->
gpc_nr
;
}
while
(
!
tpcnr
[
gpc
]);
tpc
=
gr
->
tpc_nr
[
gpc
]
-
tpcnr
[
gpc
]
--
;
data
[
i
/
8
]
|=
tpc
<<
((
i
%
8
)
*
4
);
const
u8
tile_nr
=
ALIGN
(
gr
->
tpc_total
,
32
);
u8
bank
[
GPC_MAX
]
=
{},
gpc
,
i
,
j
;
u32
data
;
for
(
i
=
0
;
i
<
tile_nr
;
i
+=
8
)
{
for
(
data
=
0
,
j
=
0
;
j
<
8
&&
i
+
j
<
gr
->
tpc_total
;
j
++
)
{
data
|=
bank
[
gr
->
tile
[
i
+
j
]]
<<
(
j
*
4
);
bank
[
gr
->
tile
[
i
+
j
]]
++
;
}
nvkm_wr32
(
device
,
GPC_BCAST
(
0x0980
+
((
i
/
8
)
*
4
)),
data
);
}
nvkm_wr32
(
device
,
GPC_BCAST
(
0x0980
),
data
[
0
]);
nvkm_wr32
(
device
,
GPC_BCAST
(
0x0984
),
data
[
1
]);
nvkm_wr32
(
device
,
GPC_BCAST
(
0x0988
),
data
[
2
]);
nvkm_wr32
(
device
,
GPC_BCAST
(
0x098c
),
data
[
3
]);
for
(
gpc
=
0
;
gpc
<
gr
->
gpc_nr
;
gpc
++
)
{
nvkm_wr32
(
device
,
GPC_UNIT
(
gpc
,
0x0914
),
gr
->
screen_tile_row_offset
<<
8
|
gr
->
tpc_nr
[
gpc
]);
nvkm_wr32
(
device
,
GPC_UNIT
(
gpc
,
0x0910
),
0x00040000
|
gr
->
tpc_total
);
nvkm_wr32
(
device
,
GPC_UNIT
(
gpc
,
0x0918
),
magicgpc918
);
}
nvkm_wr32
(
device
,
GPC_BCAST
(
0x1bd4
),
magicgpc918
);
}
...
...
drivers/gpu/drm/nouveau/nvkm/engine/gr/gf117.c
View file @
d00ffc0c
...
...
@@ -125,25 +125,25 @@ gf117_gr_init_zcull(struct gf100_gr *gr)
{
struct
nvkm_device
*
device
=
gr
->
base
.
engine
.
subdev
.
device
;
const
u32
magicgpc918
=
DIV_ROUND_UP
(
0x00800000
,
gr
->
tpc_total
);
u32
data
[
TPC_MAX
/
8
]
=
{};
u8
tpcnr
[
GPC_MAX
];
int
gpc
,
tpc
;
int
i
;
memcpy
(
tpcnr
,
gr
->
tpc_nr
,
sizeof
(
gr
->
tpc_nr
));
for
(
i
=
0
,
gpc
=
-
1
;
i
<
gr
->
tpc_total
;
i
++
)
{
do
{
gpc
=
(
gpc
+
1
)
%
gr
->
gpc_nr
;
}
while
(
!
tpcnr
[
gpc
]);
tpc
=
gr
->
tpc_nr
[
gpc
]
-
tpcnr
[
gpc
]
--
;
data
[
i
/
8
]
|=
tpc
<<
((
i
%
8
)
*
4
);
const
u8
tile_nr
=
ALIGN
(
gr
->
tpc_total
,
32
);
u8
bank
[
GPC_MAX
]
=
{},
gpc
,
i
,
j
;
u32
data
;
for
(
i
=
0
;
i
<
tile_nr
;
i
+=
8
)
{
for
(
data
=
0
,
j
=
0
;
j
<
8
&&
i
+
j
<
gr
->
tpc_total
;
j
++
)
{
data
|=
bank
[
gr
->
tile
[
i
+
j
]]
<<
(
j
*
4
);
bank
[
gr
->
tile
[
i
+
j
]]
++
;
}
nvkm_wr32
(
device
,
GPC_BCAST
(
0x0980
+
((
i
/
8
)
*
4
)),
data
);
}
nvkm_wr32
(
device
,
GPC_BCAST
(
0x0980
),
data
[
0
]);
nvkm_wr32
(
device
,
GPC_BCAST
(
0x0984
),
data
[
1
]);
nvkm_wr32
(
device
,
GPC_BCAST
(
0x0988
),
data
[
2
]);
nvkm_wr32
(
device
,
GPC_BCAST
(
0x098c
),
data
[
3
]);
for
(
gpc
=
0
;
gpc
<
gr
->
gpc_nr
;
gpc
++
)
{
nvkm_wr32
(
device
,
GPC_UNIT
(
gpc
,
0x0914
),
gr
->
screen_tile_row_offset
<<
8
|
gr
->
tpc_nr
[
gpc
]);
nvkm_wr32
(
device
,
GPC_UNIT
(
gpc
,
0x0910
),
0x00040000
|
gr
->
tpc_total
);
nvkm_wr32
(
device
,
GPC_UNIT
(
gpc
,
0x0918
),
magicgpc918
);
}
nvkm_wr32
(
device
,
GPC_BCAST
(
0x3fd4
),
magicgpc918
);
}
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment