Commit f64715d2 authored by Xiaofei Tan's avatar Xiaofei Tan Committed by Martin K. Petersen

scsi: hisi_sas: improve int_chnl_int_v2_hw() consistency with v3 hw

Change code format of int_chnl_int_v2_hw() to be consistent with v3 hw to
reduce an tag indent.
Signed-off-by: default avatarXiaofei Tan <tanxiaofei@huawei.com>
Signed-off-by: default avatarJohn Garry <john.garry@huawei.com>
Signed-off-by: default avatarMartin K. Petersen <martin.petersen@oracle.com>
parent f1c88211
...@@ -2848,40 +2848,38 @@ static irqreturn_t int_chnl_int_v2_hw(int irq_no, void *p) ...@@ -2848,40 +2848,38 @@ static irqreturn_t int_chnl_int_v2_hw(int irq_no, void *p)
HGC_INVLD_DQE_INFO_FB_CH3_OFF) & 0x1ff; HGC_INVLD_DQE_INFO_FB_CH3_OFF) & 0x1ff;
while (irq_msk) { while (irq_msk) {
if (irq_msk & (1 << phy_no)) { u32 irq_value0 = hisi_sas_phy_read32(hisi_hba, phy_no,
u32 irq_value0 = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT0);
CHL_INT0); u32 irq_value1 = hisi_sas_phy_read32(hisi_hba, phy_no,
u32 irq_value1 = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT1);
CHL_INT1); u32 irq_value2 = hisi_sas_phy_read32(hisi_hba, phy_no,
u32 irq_value2 = hisi_sas_phy_read32(hisi_hba, phy_no, CHL_INT2);
CHL_INT2);
if ((irq_msk & (1 << phy_no)) && irq_value1) {
if (irq_value1) { if (irq_value1 & (CHL_INT1_DMAC_RX_ECC_ERR_MSK |
if (irq_value1 & (CHL_INT1_DMAC_RX_ECC_ERR_MSK | CHL_INT1_DMAC_TX_ECC_ERR_MSK))
CHL_INT1_DMAC_TX_ECC_ERR_MSK)) panic("%s: DMAC RX/TX ecc bad error!\
panic("%s: DMAC RX/TX ecc bad error!\ (0x%x)",
(0x%x)", dev_name(dev), irq_value1);
dev_name(dev), irq_value1);
hisi_sas_phy_write32(hisi_hba, phy_no,
CHL_INT1, irq_value1);
}
if (irq_value2) hisi_sas_phy_write32(hisi_hba, phy_no,
hisi_sas_phy_write32(hisi_hba, phy_no, CHL_INT1, irq_value1);
CHL_INT2, irq_value2); }
if ((irq_msk & (1 << phy_no)) && irq_value2)
hisi_sas_phy_write32(hisi_hba, phy_no,
CHL_INT2, irq_value2);
if (irq_value0) {
if (irq_value0 & CHL_INT0_SL_RX_BCST_ACK_MSK)
phy_bcast_v2_hw(phy_no, hisi_hba);
hisi_sas_phy_write32(hisi_hba, phy_no, if ((irq_msk & (1 << phy_no)) && irq_value0) {
CHL_INT0, irq_value0 if (irq_value0 & CHL_INT0_SL_RX_BCST_ACK_MSK)
& (~CHL_INT0_HOTPLUG_TOUT_MSK) phy_bcast_v2_hw(phy_no, hisi_hba);
& (~CHL_INT0_SL_PHY_ENABLE_MSK)
& (~CHL_INT0_NOT_RDY_MSK)); hisi_sas_phy_write32(hisi_hba, phy_no,
} CHL_INT0, irq_value0
& (~CHL_INT0_HOTPLUG_TOUT_MSK)
& (~CHL_INT0_SL_PHY_ENABLE_MSK)
& (~CHL_INT0_NOT_RDY_MSK));
} }
irq_msk &= ~(1 << phy_no); irq_msk &= ~(1 << phy_no);
phy_no++; phy_no++;
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment