probe.c 64.8 KB
Newer Older
Linus Torvalds's avatar
Linus Torvalds committed
1 2 3 4 5 6 7 8
/*
 * probe.c - PCI detection and setup code
 */

#include <linux/kernel.h>
#include <linux/delay.h>
#include <linux/init.h>
#include <linux/pci.h>
9
#include <linux/of_device.h>
10
#include <linux/of_pci.h>
11
#include <linux/pci_hotplug.h>
Linus Torvalds's avatar
Linus Torvalds committed
12 13 14
#include <linux/slab.h>
#include <linux/module.h>
#include <linux/cpumask.h>
Shaohua Li's avatar
Shaohua Li committed
15
#include <linux/pci-aspm.h>
16
#include <linux/aer.h>
17
#include <linux/acpi.h>
18
#include <linux/irqdomain.h>
19
#include <linux/pm_runtime.h>
20
#include "pci.h"
Linus Torvalds's avatar
Linus Torvalds committed
21 22 23 24

#define CARDBUS_LATENCY_TIMER	176	/* secondary latency timer */
#define CARDBUS_RESERVE_BUSNR	3

25
static struct resource busn_resource = {
Yinghai Lu's avatar
Yinghai Lu committed
26 27 28 29 30 31
	.name	= "PCI busn",
	.start	= 0,
	.end	= 255,
	.flags	= IORESOURCE_BUS,
};

Linus Torvalds's avatar
Linus Torvalds committed
32 33 34 35
/* Ugh.  Need to stop exporting this to modules. */
LIST_HEAD(pci_root_buses);
EXPORT_SYMBOL(pci_root_buses);

36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65
static LIST_HEAD(pci_domain_busn_res_list);

struct pci_domain_busn_res {
	struct list_head list;
	struct resource res;
	int domain_nr;
};

static struct resource *get_pci_domain_busn_res(int domain_nr)
{
	struct pci_domain_busn_res *r;

	list_for_each_entry(r, &pci_domain_busn_res_list, list)
		if (r->domain_nr == domain_nr)
			return &r->res;

	r = kzalloc(sizeof(*r), GFP_KERNEL);
	if (!r)
		return NULL;

	r->domain_nr = domain_nr;
	r->res.start = 0;
	r->res.end = 0xff;
	r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;

	list_add_tail(&r->list, &pci_domain_busn_res_list);

	return &r->res;
}

66 67 68 69
static int find_anything(struct device *dev, void *data)
{
	return 1;
}
Linus Torvalds's avatar
Linus Torvalds committed
70

Zhang, Yanmin's avatar
Zhang, Yanmin committed
71 72 73
/*
 * Some device drivers need know if pci is initiated.
 * Basically, we think pci is not initiated when there
74
 * is no device to be found on the pci_bus_type.
Zhang, Yanmin's avatar
Zhang, Yanmin committed
75 76 77
 */
int no_pci_devices(void)
{
78 79
	struct device *dev;
	int no_devices;
Zhang, Yanmin's avatar
Zhang, Yanmin committed
80

81 82 83 84 85
	dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
	no_devices = (dev == NULL);
	put_device(dev);
	return no_devices;
}
Zhang, Yanmin's avatar
Zhang, Yanmin committed
86 87
EXPORT_SYMBOL(no_pci_devices);

Linus Torvalds's avatar
Linus Torvalds committed
88 89 90
/*
 * PCI Bus Class
 */
91
static void release_pcibus_dev(struct device *dev)
Linus Torvalds's avatar
Linus Torvalds committed
92
{
93
	struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds's avatar
Linus Torvalds committed
94

95
	put_device(pci_bus->bridge);
96
	pci_bus_remove_resources(pci_bus);
97
	pci_release_bus_of_node(pci_bus);
Linus Torvalds's avatar
Linus Torvalds committed
98 99 100 101 102
	kfree(pci_bus);
}

static struct class pcibus_class = {
	.name		= "pci_bus",
103
	.dev_release	= &release_pcibus_dev,
104
	.dev_groups	= pcibus_groups,
Linus Torvalds's avatar
Linus Torvalds committed
105 106 107 108 109 110 111 112
};

static int __init pcibus_class_init(void)
{
	return class_register(&pcibus_class);
}
postcore_initcall(pcibus_class_init);

113
static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Linus Torvalds's avatar
Linus Torvalds committed
114
{
115
	u64 size = mask & maxbase;	/* Find the significant bits */
Linus Torvalds's avatar
Linus Torvalds committed
116 117 118 119 120 121 122 123 124 125 126 127 128 129 130
	if (!size)
		return 0;

	/* Get the lowest of them to find the decode size, and
	   from that the extent.  */
	size = (size & ~(size-1)) - 1;

	/* base == maxbase can be valid only if the BAR has
	   already been programmed with all 1s.  */
	if (base == maxbase && ((base | size) & mask) != mask)
		return 0;

	return size;
}

131
static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
132
{
133
	u32 mem_type;
134
	unsigned long flags;
135

136
	if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
137 138 139
		flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
		flags |= IORESOURCE_IO;
		return flags;
140
	}
141

142 143 144 145
	flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
	flags |= IORESOURCE_MEM;
	if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
		flags |= IORESOURCE_PREFETCH;
146

147 148 149 150 151
	mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
	switch (mem_type) {
	case PCI_BASE_ADDRESS_MEM_TYPE_32:
		break;
	case PCI_BASE_ADDRESS_MEM_TYPE_1M:
152
		/* 1M mem BAR treated as 32-bit BAR */
153 154
		break;
	case PCI_BASE_ADDRESS_MEM_TYPE_64:
155 156
		flags |= IORESOURCE_MEM_64;
		break;
157
	default:
158
		/* mem unknown type treated as 32-bit BAR */
159 160
		break;
	}
161
	return flags;
162 163
}

164 165
#define PCI_COMMAND_DECODE_ENABLE	(PCI_COMMAND_MEMORY | PCI_COMMAND_IO)

Yu Zhao's avatar
Yu Zhao committed
166 167 168 169 170 171 172 173
/**
 * pci_read_base - read a PCI BAR
 * @dev: the PCI device
 * @type: type of the BAR
 * @res: resource buffer to be filled in
 * @pos: BAR position in the config space
 *
 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
174
 */
Yu Zhao's avatar
Yu Zhao committed
175
int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses's avatar
Ryan Desfosses committed
176
		    struct resource *res, unsigned int pos)
177
{
178
	u32 l, sz, mask;
179
	u64 l64, sz64, mask64;
180
	u16 orig_cmd;
181
	struct pci_bus_region region, inverted_region;
182

183
	mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
184

185
	/* No printks while decoding is disabled! */
186 187
	if (!dev->mmio_always_on) {
		pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
188 189 190 191
		if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
			pci_write_config_word(dev, PCI_COMMAND,
				orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
		}
192 193
	}

194 195 196
	res->name = pci_name(dev);

	pci_read_config_dword(dev, pos, &l);
197
	pci_write_config_dword(dev, pos, l | mask);
198 199 200 201 202
	pci_read_config_dword(dev, pos, &sz);
	pci_write_config_dword(dev, pos, l);

	/*
	 * All bits set in sz means the device isn't working properly.
203 204 205
	 * If the BAR isn't implemented, all bits must be 0.  If it's a
	 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
	 * 1 must be clear.
206
	 */
207 208
	if (sz == 0xffffffff)
		sz = 0;
209 210 211 212 213 214 215 216 217

	/*
	 * I don't know how l can have all bits set.  Copied from old code.
	 * Maybe it fixes a bug on some ancient platform.
	 */
	if (l == 0xffffffff)
		l = 0;

	if (type == pci_bar_unknown) {
218 219 220
		res->flags = decode_bar(dev, l);
		res->flags |= IORESOURCE_SIZEALIGN;
		if (res->flags & IORESOURCE_IO) {
221 222 223
			l64 = l & PCI_BASE_ADDRESS_IO_MASK;
			sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
			mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
224
		} else {
225 226 227
			l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
			sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
			mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
228 229
		}
	} else {
230 231
		if (l & PCI_ROM_ADDRESS_ENABLE)
			res->flags |= IORESOURCE_ROM_ENABLE;
232 233 234
		l64 = l & PCI_ROM_ADDRESS_MASK;
		sz64 = sz & PCI_ROM_ADDRESS_MASK;
		mask64 = (u32)PCI_ROM_ADDRESS_MASK;
235 236
	}

237
	if (res->flags & IORESOURCE_MEM_64) {
238 239 240 241 242 243 244
		pci_read_config_dword(dev, pos + 4, &l);
		pci_write_config_dword(dev, pos + 4, ~0);
		pci_read_config_dword(dev, pos + 4, &sz);
		pci_write_config_dword(dev, pos + 4, l);

		l64 |= ((u64)l << 32);
		sz64 |= ((u64)sz << 32);
245 246
		mask64 |= ((u64)~0 << 32);
	}
247

248 249
	if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
		pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
250

251 252
	if (!sz64)
		goto fail;
253

254
	sz64 = pci_size(l64, sz64, mask64);
255 256 257
	if (!sz64) {
		dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
			 pos);
258
		goto fail;
259
	}
260 261

	if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu's avatar
Yinghai Lu committed
262 263
		if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
		    && sz64 > 0x100000000ULL) {
264 265 266
			res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
			res->start = 0;
			res->end = 0;
267 268
			dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
				pos, (unsigned long long)sz64);
269
			goto out;
270 271
		}

Yinghai Lu's avatar
Yinghai Lu committed
272
		if ((sizeof(pci_bus_addr_t) < 8) && l) {
273
			/* Above 32-bit boundary; try to reallocate */
274
			res->flags |= IORESOURCE_UNSET;
275 276
			res->start = 0;
			res->end = sz64;
277 278
			dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
				 pos, (unsigned long long)l64);
279
			goto out;
280 281 282
		}
	}

283 284 285
	region.start = l64;
	region.end = l64 + sz64;

286 287
	pcibios_bus_to_resource(dev->bus, res, &region);
	pcibios_resource_to_bus(dev->bus, &inverted_region, res);
288 289 290 291 292 293 294 295 296 297 298 299 300 301 302

	/*
	 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
	 * the corresponding resource address (the physical address used by
	 * the CPU.  Converting that resource address back to a bus address
	 * should yield the original BAR value:
	 *
	 *     resource_to_bus(bus_to_resource(A)) == A
	 *
	 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
	 * be claimed by the device.
	 */
	if (inverted_region.start != region.start) {
		res->flags |= IORESOURCE_UNSET;
		res->start = 0;
303
		res->end = region.end - region.start;
304 305
		dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
			 pos, (unsigned long long)region.start);
306
	}
307

308 309 310 311 312 313
	goto out;


fail:
	res->flags = 0;
out:
314
	if (res->flags)
315
		dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
316

317
	return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
318 319
}

Linus Torvalds's avatar
Linus Torvalds committed
320 321
static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
{
322
	unsigned int pos, reg;
323

324 325 326
	if (dev->non_compliant_bars)
		return;

327 328
	for (pos = 0; pos < howmany; pos++) {
		struct resource *res = &dev->resource[pos];
Linus Torvalds's avatar
Linus Torvalds committed
329
		reg = PCI_BASE_ADDRESS_0 + (pos << 2);
330
		pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds's avatar
Linus Torvalds committed
331
	}
332

Linus Torvalds's avatar
Linus Torvalds committed
333
	if (rom) {
334
		struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds's avatar
Linus Torvalds committed
335
		dev->rom_base_reg = rom;
336
		res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
337
				IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
338
		__pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds's avatar
Linus Torvalds committed
339 340 341
	}
}

Bill Pemberton's avatar
Bill Pemberton committed
342
static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds's avatar
Linus Torvalds committed
343 344 345
{
	struct pci_dev *dev = child->self;
	u8 io_base_lo, io_limit_lo;
346
	unsigned long io_mask, io_granularity, base, limit;
347
	struct pci_bus_region region;
348 349 350 351 352 353 354 355 356
	struct resource *res;

	io_mask = PCI_IO_RANGE_MASK;
	io_granularity = 0x1000;
	if (dev->io_window_1k) {
		/* Support 1K I/O space granularity */
		io_mask = PCI_IO_1K_RANGE_MASK;
		io_granularity = 0x400;
	}
Linus Torvalds's avatar
Linus Torvalds committed
357 358 359 360

	res = child->resource[0];
	pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
	pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
361 362
	base = (io_base_lo & io_mask) << 8;
	limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds's avatar
Linus Torvalds committed
363 364 365

	if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
		u16 io_base_hi, io_limit_hi;
366

Linus Torvalds's avatar
Linus Torvalds committed
367 368
		pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
		pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
369 370
		base |= ((unsigned long) io_base_hi << 16);
		limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds's avatar
Linus Torvalds committed
371 372
	}

373
	if (base <= limit) {
Linus Torvalds's avatar
Linus Torvalds committed
374
		res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
375
		region.start = base;
376
		region.end = limit + io_granularity - 1;
377
		pcibios_bus_to_resource(dev->bus, res, &region);
378
		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res);
Linus Torvalds's avatar
Linus Torvalds committed
379
	}
380 381
}

Bill Pemberton's avatar
Bill Pemberton committed
382
static void pci_read_bridge_mmio(struct pci_bus *child)
383 384 385 386
{
	struct pci_dev *dev = child->self;
	u16 mem_base_lo, mem_limit_lo;
	unsigned long base, limit;
387
	struct pci_bus_region region;
388
	struct resource *res;
Linus Torvalds's avatar
Linus Torvalds committed
389 390 391 392

	res = child->resource[1];
	pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
	pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
393 394
	base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
	limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
395
	if (base <= limit) {
Linus Torvalds's avatar
Linus Torvalds committed
396
		res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
397 398
		region.start = base;
		region.end = limit + 0xfffff;
399
		pcibios_bus_to_resource(dev->bus, res, &region);
400
		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res);
Linus Torvalds's avatar
Linus Torvalds committed
401
	}
402 403
}

Bill Pemberton's avatar
Bill Pemberton committed
404
static void pci_read_bridge_mmio_pref(struct pci_bus *child)
405 406 407
{
	struct pci_dev *dev = child->self;
	u16 mem_base_lo, mem_limit_lo;
408
	u64 base64, limit64;
Yinghai Lu's avatar
Yinghai Lu committed
409
	pci_bus_addr_t base, limit;
410
	struct pci_bus_region region;
411
	struct resource *res;
Linus Torvalds's avatar
Linus Torvalds committed
412 413 414 415

	res = child->resource[2];
	pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
	pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
416 417
	base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
	limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds's avatar
Linus Torvalds committed
418 419 420

	if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
		u32 mem_base_hi, mem_limit_hi;
421

Linus Torvalds's avatar
Linus Torvalds committed
422 423 424 425 426 427 428 429 430
		pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
		pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);

		/*
		 * Some bridges set the base > limit by default, and some
		 * (broken) BIOSes do not initialize them.  If we find
		 * this, just assume they are not being used.
		 */
		if (mem_base_hi <= mem_limit_hi) {
431 432
			base64 |= (u64) mem_base_hi << 32;
			limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds's avatar
Linus Torvalds committed
433 434
		}
	}
435

Yinghai Lu's avatar
Yinghai Lu committed
436 437
	base = (pci_bus_addr_t) base64;
	limit = (pci_bus_addr_t) limit64;
438 439 440 441 442 443 444

	if (base != base64) {
		dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
			(unsigned long long) base64);
		return;
	}

445
	if (base <= limit) {
446 447 448 449
		res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
					 IORESOURCE_MEM | IORESOURCE_PREFETCH;
		if (res->flags & PCI_PREF_RANGE_TYPE_64)
			res->flags |= IORESOURCE_MEM_64;
450 451
		region.start = base;
		region.end = limit + 0xfffff;
452
		pcibios_bus_to_resource(dev->bus, res, &region);
453
		dev_printk(KERN_DEBUG, &dev->dev, "  bridge window %pR\n", res);
Linus Torvalds's avatar
Linus Torvalds committed
454 455 456
	}
}

Bill Pemberton's avatar
Bill Pemberton committed
457
void pci_read_bridge_bases(struct pci_bus *child)
458 459
{
	struct pci_dev *dev = child->self;
460
	struct resource *res;
461 462 463 464 465
	int i;

	if (pci_is_root_bus(child))	/* It's a host bus, nothing to read */
		return;

466 467
	dev_info(&dev->dev, "PCI bridge to %pR%s\n",
		 &child->busn_res,
468 469
		 dev->transparent ? " (subtractive decode)" : "");

470 471 472 473
	pci_bus_remove_resources(child);
	for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
		child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];

474 475 476
	pci_read_bridge_io(child);
	pci_read_bridge_mmio(child);
	pci_read_bridge_mmio_pref(child);
477 478

	if (dev->transparent) {
479
		pci_bus_for_each_resource(child->parent, res, i) {
480
			if (res && res->flags) {
481 482
				pci_bus_add_resource(child, res,
						     PCI_SUBTRACTIVE_DECODE);
483 484
				dev_printk(KERN_DEBUG, &dev->dev,
					   "  bridge window %pR (subtractive decode)\n",
485 486
					   res);
			}
487 488
		}
	}
489 490
}

491
static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds's avatar
Linus Torvalds committed
492 493 494
{
	struct pci_bus *b;

495
	b = kzalloc(sizeof(*b), GFP_KERNEL);
496 497 498 499 500 501 502 503 504 505
	if (!b)
		return NULL;

	INIT_LIST_HEAD(&b->node);
	INIT_LIST_HEAD(&b->children);
	INIT_LIST_HEAD(&b->devices);
	INIT_LIST_HEAD(&b->slots);
	INIT_LIST_HEAD(&b->resources);
	b->max_bus_speed = PCI_SPEED_UNKNOWN;
	b->cur_bus_speed = PCI_SPEED_UNKNOWN;
506 507 508 509
#ifdef CONFIG_PCI_DOMAINS_GENERIC
	if (parent)
		b->domain_nr = parent->domain_nr;
#endif
Linus Torvalds's avatar
Linus Torvalds committed
510 511 512
	return b;
}

513 514 515 516 517 518 519 520 521 522 523 524
static void pci_release_host_bridge_dev(struct device *dev)
{
	struct pci_host_bridge *bridge = to_pci_host_bridge(dev);

	if (bridge->release_fn)
		bridge->release_fn(bridge);

	pci_free_resource_list(&bridge->windows);

	kfree(bridge);
}

525
struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
526 527 528
{
	struct pci_host_bridge *bridge;

529
	bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
530 531
	if (!bridge)
		return NULL;
532

533
	INIT_LIST_HEAD(&bridge->windows);
534

535 536
	return bridge;
}
537
EXPORT_SYMBOL(pci_alloc_host_bridge);
538

539
static const unsigned char pcix_bus_speed[] = {
540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
	PCI_SPEED_UNKNOWN,		/* 0 */
	PCI_SPEED_66MHz_PCIX,		/* 1 */
	PCI_SPEED_100MHz_PCIX,		/* 2 */
	PCI_SPEED_133MHz_PCIX,		/* 3 */
	PCI_SPEED_UNKNOWN,		/* 4 */
	PCI_SPEED_66MHz_PCIX_ECC,	/* 5 */
	PCI_SPEED_100MHz_PCIX_ECC,	/* 6 */
	PCI_SPEED_133MHz_PCIX_ECC,	/* 7 */
	PCI_SPEED_UNKNOWN,		/* 8 */
	PCI_SPEED_66MHz_PCIX_266,	/* 9 */
	PCI_SPEED_100MHz_PCIX_266,	/* A */
	PCI_SPEED_133MHz_PCIX_266,	/* B */
	PCI_SPEED_UNKNOWN,		/* C */
	PCI_SPEED_66MHz_PCIX_533,	/* D */
	PCI_SPEED_100MHz_PCIX_533,	/* E */
	PCI_SPEED_133MHz_PCIX_533	/* F */
};

558
const unsigned char pcie_link_speed[] = {
559 560 561
	PCI_SPEED_UNKNOWN,		/* 0 */
	PCIE_SPEED_2_5GT,		/* 1 */
	PCIE_SPEED_5_0GT,		/* 2 */
562
	PCIE_SPEED_8_0GT,		/* 3 */
563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578
	PCI_SPEED_UNKNOWN,		/* 4 */
	PCI_SPEED_UNKNOWN,		/* 5 */
	PCI_SPEED_UNKNOWN,		/* 6 */
	PCI_SPEED_UNKNOWN,		/* 7 */
	PCI_SPEED_UNKNOWN,		/* 8 */
	PCI_SPEED_UNKNOWN,		/* 9 */
	PCI_SPEED_UNKNOWN,		/* A */
	PCI_SPEED_UNKNOWN,		/* B */
	PCI_SPEED_UNKNOWN,		/* C */
	PCI_SPEED_UNKNOWN,		/* D */
	PCI_SPEED_UNKNOWN,		/* E */
	PCI_SPEED_UNKNOWN		/* F */
};

void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
{
579
	bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
580 581 582
}
EXPORT_SYMBOL_GPL(pcie_update_link_speed);

583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602
static unsigned char agp_speeds[] = {
	AGP_UNKNOWN,
	AGP_1X,
	AGP_2X,
	AGP_4X,
	AGP_8X
};

static enum pci_bus_speed agp_speed(int agp3, int agpstat)
{
	int index = 0;

	if (agpstat & 4)
		index = 3;
	else if (agpstat & 2)
		index = 2;
	else if (agpstat & 1)
		index = 1;
	else
		goto out;
603

604 605 606 607 608 609 610 611 612 613
	if (agp3) {
		index += 2;
		if (index == 5)
			index = 0;
	}

 out:
	return agp_speeds[index];
}

614 615 616 617 618
static void pci_set_bus_speed(struct pci_bus *bus)
{
	struct pci_dev *bridge = bus->self;
	int pos;

619 620 621 622 623 624 625 626 627 628 629 630 631
	pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
	if (!pos)
		pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
	if (pos) {
		u32 agpstat, agpcmd;

		pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
		bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);

		pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
		bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
	}

632 633 634 635 636
	pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
	if (pos) {
		u16 status;
		enum pci_bus_speed max;

637 638 639 640
		pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
				     &status);

		if (status & PCI_X_SSTATUS_533MHZ) {
641
			max = PCI_SPEED_133MHz_PCIX_533;
642
		} else if (status & PCI_X_SSTATUS_266MHZ) {
643
			max = PCI_SPEED_133MHz_PCIX_266;
644
		} else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses's avatar
Ryan Desfosses committed
645
			if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
646
				max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses's avatar
Ryan Desfosses committed
647
			else
648 649 650 651 652 653
				max = PCI_SPEED_133MHz_PCIX;
		} else {
			max = PCI_SPEED_66MHz_PCIX;
		}

		bus->max_bus_speed = max;
654 655
		bus->cur_bus_speed = pcix_bus_speed[
			(status & PCI_X_SSTATUS_FREQ) >> 6];
656 657 658 659

		return;
	}

660
	if (pci_is_pcie(bridge)) {
661 662 663
		u32 linkcap;
		u16 linksta;

664
		pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
665
		bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
666

667
		pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
668 669 670 671
		pcie_update_link_speed(bus, linksta);
	}
}

672 673
static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
{
674 675
	struct irq_domain *d;

676 677 678 679
	/*
	 * Any firmware interface that can resolve the msi_domain
	 * should be called from here.
	 */
680
	d = pci_host_bridge_of_msi_domain(bus);
681 682
	if (!d)
		d = pci_host_bridge_acpi_msi_domain(bus);
683

684 685 686 687 688 689 690 691 692 693 694 695 696 697
#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
	/*
	 * If no IRQ domain was found via the OF tree, try looking it up
	 * directly through the fwnode_handle.
	 */
	if (!d) {
		struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);

		if (fwnode)
			d = irq_find_matching_fwnode(fwnode,
						     DOMAIN_BUS_PCI_MSI);
	}
#endif

698
	return d;
699 700 701 702 703
}

static void pci_set_bus_msi_domain(struct pci_bus *bus)
{
	struct irq_domain *d;
704
	struct pci_bus *b;
705 706

	/*
707 708 709
	 * The bus can be a root bus, a subordinate bus, or a virtual bus
	 * created by an SR-IOV device.  Walk up to the first bridge device
	 * found or derive the domain from the host bridge.
710
	 */
711 712 713 714 715 716 717
	for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
		if (b->self)
			d = dev_get_msi_domain(&b->self->dev);
	}

	if (!d)
		d = pci_host_bridge_msi_domain(b);
718 719 720 721

	dev_set_msi_domain(&bus->dev, d);
}

722
int pci_register_host_bridge(struct pci_host_bridge *bridge)
723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836
{
	struct device *parent = bridge->dev.parent;
	struct resource_entry *window, *n;
	struct pci_bus *bus, *b;
	resource_size_t offset;
	LIST_HEAD(resources);
	struct resource *res;
	char addr[64], *fmt;
	const char *name;
	int err;

	bus = pci_alloc_bus(NULL);
	if (!bus)
		return -ENOMEM;

	bridge->bus = bus;

	/* temporarily move resources off the list */
	list_splice_init(&bridge->windows, &resources);
	bus->sysdata = bridge->sysdata;
	bus->msi = bridge->msi;
	bus->ops = bridge->ops;
	bus->number = bus->busn_res.start = bridge->busnr;
#ifdef CONFIG_PCI_DOMAINS_GENERIC
	bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
#endif

	b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
	if (b) {
		/* If we already got to this bus through a different bridge, ignore it */
		dev_dbg(&b->dev, "bus already known\n");
		err = -EEXIST;
		goto free;
	}

	dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
		     bridge->busnr);

	err = pcibios_root_bridge_prepare(bridge);
	if (err)
		goto free;

	err = device_register(&bridge->dev);
	if (err)
		put_device(&bridge->dev);

	bus->bridge = get_device(&bridge->dev);
	device_enable_async_suspend(bus->bridge);
	pci_set_bus_of_node(bus);
	pci_set_bus_msi_domain(bus);

	if (!parent)
		set_dev_node(bus->bridge, pcibus_to_node(bus));

	bus->dev.class = &pcibus_class;
	bus->dev.parent = bus->bridge;

	dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
	name = dev_name(&bus->dev);

	err = device_register(&bus->dev);
	if (err)
		goto unregister;

	pcibios_add_bus(bus);

	/* Create legacy_io and legacy_mem files for this bus */
	pci_create_legacy_files(bus);

	if (parent)
		dev_info(parent, "PCI host bridge to bus %s\n", name);
	else
		pr_info("PCI host bridge to bus %s\n", name);

	/* Add initial resources to the bus */
	resource_list_for_each_entry_safe(window, n, &resources) {
		list_move_tail(&window->node, &bridge->windows);
		offset = window->offset;
		res = window->res;

		if (res->flags & IORESOURCE_BUS)
			pci_bus_insert_busn_res(bus, bus->number, res->end);
		else
			pci_bus_add_resource(bus, res, 0);

		if (offset) {
			if (resource_type(res) == IORESOURCE_IO)
				fmt = " (bus address [%#06llx-%#06llx])";
			else
				fmt = " (bus address [%#010llx-%#010llx])";

			snprintf(addr, sizeof(addr), fmt,
				 (unsigned long long)(res->start - offset),
				 (unsigned long long)(res->end - offset));
		} else
			addr[0] = '\0';

		dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
	}

	down_write(&pci_bus_sem);
	list_add_tail(&bus->node, &pci_root_buses);
	up_write(&pci_bus_sem);

	return 0;

unregister:
	put_device(&bridge->dev);
	device_unregister(&bridge->dev);

free:
	kfree(bus);
	return err;
}
837
EXPORT_SYMBOL(pci_register_host_bridge);
838

839 840
static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
					   struct pci_dev *bridge, int busnr)
Linus Torvalds's avatar
Linus Torvalds committed
841 842 843
{
	struct pci_bus *child;
	int i;
844
	int ret;
Linus Torvalds's avatar
Linus Torvalds committed
845 846 847 848

	/*
	 * Allocate a new bus, and inherit stuff from the parent..
	 */
849
	child = pci_alloc_bus(parent);
Linus Torvalds's avatar
Linus Torvalds committed
850 851 852 853 854
	if (!child)
		return NULL;

	child->parent = parent;
	child->ops = parent->ops;
855
	child->msi = parent->msi;
Linus Torvalds's avatar
Linus Torvalds committed
856
	child->sysdata = parent->sysdata;
857
	child->bus_flags = parent->bus_flags;
Linus Torvalds's avatar
Linus Torvalds committed
858

859
	/* initialize some portions of the bus device, but don't register it
860
	 * now as the parent is not properly set up yet.
861 862
	 */
	child->dev.class = &pcibus_class;
863
	dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds's avatar
Linus Torvalds committed
864 865 866 867 868

	/*
	 * Set up the primary, secondary and subordinate
	 * bus numbers.
	 */
869 870 871
	child->number = child->busn_res.start = busnr;
	child->primary = parent->busn_res.start;
	child->busn_res.end = 0xff;
Linus Torvalds's avatar
Linus Torvalds committed
872

873 874 875 876
	if (!bridge) {
		child->dev.parent = parent->bridge;
		goto add_dev;
	}
877 878 879

	child->self = bridge;
	child->bridge = get_device(&bridge->dev);
880
	child->dev.parent = child->bridge;
881
	pci_set_bus_of_node(child);
882 883
	pci_set_bus_speed(child);

Linus Torvalds's avatar
Linus Torvalds committed
884
	/* Set up default resource pointers and names.. */
885
	for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds's avatar
Linus Torvalds committed
886 887 888 889 890
		child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
		child->resource[i]->name = child->name;
	}
	bridge->subordinate = child;

891
add_dev:
892
	pci_set_bus_msi_domain(child);
893 894 895
	ret = device_register(&child->dev);
	WARN_ON(ret < 0);

896 897
	pcibios_add_bus(child);

898 899 900 901 902 903
	if (child->ops->add_bus) {
		ret = child->ops->add_bus(child);
		if (WARN_ON(ret < 0))
			dev_err(&child->dev, "failed to add bus: %d\n", ret);
	}

904 905 906
	/* Create legacy_io and legacy_mem files for this bus */
	pci_create_legacy_files(child);

Linus Torvalds's avatar
Linus Torvalds committed
907 908 909
	return child;
}

Ryan Desfosses's avatar
Ryan Desfosses committed
910 911
struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
				int busnr)
Linus Torvalds's avatar
Linus Torvalds committed
912 913 914 915
{
	struct pci_bus *child;

	child = pci_alloc_child_bus(parent, dev, busnr);
916
	if (child) {
917
		down_write(&pci_bus_sem);
Linus Torvalds's avatar
Linus Torvalds committed
918
		list_add_tail(&child->node, &parent->children);
919
		up_write(&pci_bus_sem);
920
	}
Linus Torvalds's avatar
Linus Torvalds committed
921 922
	return child;
}
923
EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds's avatar
Linus Torvalds committed
924

925 926 927 928 929 930 931 932 933 934 935
static void pci_enable_crs(struct pci_dev *pdev)
{
	u16 root_cap = 0;

	/* Enable CRS Software Visibility if supported */
	pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
	if (root_cap & PCI_EXP_RTCAP_CRSVIS)
		pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
					 PCI_EXP_RTCTL_CRSSVE);
}

Linus Torvalds's avatar
Linus Torvalds committed
936 937 938 939 940 941 942 943 944 945
/*
 * If it's a bridge, configure it and scan the bus behind it.
 * For CardBus bridges, we don't scan behind as the devices will
 * be handled by the bridge driver itself.
 *
 * We need to process bridges in two passes -- first we scan those
 * already configured by the BIOS and after we are done with all of
 * them, we proceed to assigning numbers to the remaining buses in
 * order to avoid overlaps between old and new bus numbers.
 */
Bill Pemberton's avatar
Bill Pemberton committed
946
int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds's avatar
Linus Torvalds committed
947 948 949
{
	struct pci_bus *child;
	int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
950
	u32 buses, i, j = 0;
Linus Torvalds's avatar
Linus Torvalds committed
951
	u16 bctl;
952
	u8 primary, secondary, subordinate;
953
	int broken = 0;
Linus Torvalds's avatar
Linus Torvalds committed
954

955 956 957 958 959 960
	/*
	 * Make sure the bridge is powered on to be able to access config
	 * space of devices below it.
	 */
	pm_runtime_get_sync(&dev->dev);

Linus Torvalds's avatar
Linus Torvalds committed
961
	pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
962 963 964
	primary = buses & 0xFF;
	secondary = (buses >> 8) & 0xFF;
	subordinate = (buses >> 16) & 0xFF;
Linus Torvalds's avatar
Linus Torvalds committed
965

966 967
	dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
		secondary, subordinate, pass);
Linus Torvalds's avatar
Linus Torvalds committed
968

969 970 971 972 973
	if (!primary && (primary != bus->number) && secondary && subordinate) {
		dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
		primary = bus->number;
	}

974 975
	/* Check if setup is sensible at all */
	if (!pass &&
976
	    (primary != bus->number || secondary <= bus->number ||
977
	     secondary > subordinate)) {
978 979
		dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
			 secondary, subordinate);
980 981 982
		broken = 1;
	}

Linus Torvalds's avatar
Linus Torvalds committed
983
	/* Disable MasterAbortMode during probing to avoid reporting
984
	   of bus errors (in some architectures) */
Linus Torvalds's avatar
Linus Torvalds committed
985 986 987 988
	pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
			      bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);

989 990
	pci_enable_crs(dev);

991 992 993
	if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
	    !is_cardbus && !broken) {
		unsigned int cmax;
Linus Torvalds's avatar
Linus Torvalds committed
994 995 996 997 998
		/*
		 * Bus already configured by firmware, process it in the first
		 * pass and just note the configuration.
		 */
		if (pass)
999
			goto out;
Linus Torvalds's avatar
Linus Torvalds committed
1000 1001

		/*
1002 1003 1004 1005
		 * The bus might already exist for two reasons: Either we are
		 * rescanning the bus or the bus is reachable through more than
		 * one bridge. The second case can happen with the i450NX
		 * chipset.
Linus Torvalds's avatar
Linus Torvalds committed
1006
		 */
1007
		child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang's avatar
Alex Chiang committed
1008
		if (!child) {
1009
			child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang's avatar
Alex Chiang committed
1010 1011
			if (!child)
				goto out;
1012
			child->primary = primary;
1013
			pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang's avatar
Alex Chiang committed
1014
			child->bridge_ctl = bctl;
Linus Torvalds's avatar
Linus Torvalds committed
1015 1016 1017
		}

		cmax = pci_scan_child_bus(child);
1018 1019 1020 1021 1022 1023
		if (cmax > subordinate)
			dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
				 subordinate, cmax);
		/* subordinate should equal child->busn_res.end */
		if (subordinate > max)
			max = subordinate;
Linus Torvalds's avatar
Linus Torvalds committed
1024 1025 1026 1027 1028
	} else {
		/*
		 * We need to assign a number to this bus which we always
		 * do in the second pass.
		 */
1029
		if (!pass) {
1030
			if (pcibios_assign_all_busses() || broken || is_cardbus)
1031 1032 1033 1034 1035 1036 1037 1038
				/* Temporarily disable forwarding of the
				   configuration cycles on all bridges in
				   this bus segment to avoid possible
				   conflicts in the second pass between two
				   bridges programmed with overlapping
				   bus ranges. */
				pci_write_config_dword(dev, PCI_PRIMARY_BUS,
						       buses & ~0xffffff);
1039
			goto out;
1040
		}
Linus Torvalds's avatar
Linus Torvalds committed
1041 1042 1043 1044

		/* Clear errors */
		pci_write_config_word(dev, PCI_STATUS, 0xffff);

1045 1046 1047
		/* Prevent assigning a bus number that already exists.
		 * This can happen when a bridge is hot-plugged, so in
		 * this case we only re-scan this bus. */
1048 1049
		child = pci_find_bus(pci_domain_nr(bus), max+1);
		if (!child) {
1050
			child = pci_add_new_bus(bus, dev, max+1);
1051 1052
			if (!child)
				goto out;
1053
			pci_bus_insert_busn_res(child, max+1, 0xff);
1054
		}
1055
		max++;
Linus Torvalds's avatar
Linus Torvalds committed
1056 1057
		buses = (buses & 0xff000000)
		      | ((unsigned int)(child->primary)     <<  0)
1058 1059
		      | ((unsigned int)(child->busn_res.start)   <<  8)
		      | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds's avatar
Linus Torvalds committed
1060 1061 1062 1063 1064 1065 1066 1067 1068

		/*
		 * yenta.c forces a secondary latency timer of 176.
		 * Copy that behaviour here.
		 */
		if (is_cardbus) {
			buses &= ~0xff000000;
			buses |= CARDBUS_LATENCY_TIMER << 24;
		}
1069

Linus Torvalds's avatar
Linus Torvalds committed
1070 1071 1072 1073 1074 1075
		/*
		 * We need to blast all three values with a single write.
		 */
		pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);

		if (!is_cardbus) {
1076
			child->bridge_ctl = bctl;
Linus Torvalds's avatar
Linus Torvalds committed
1077 1078 1079 1080 1081 1082 1083
			max = pci_scan_child_bus(child);
		} else {
			/*
			 * For CardBus bridges, we leave 4 bus numbers
			 * as cards with a PCI-to-PCI bridge can be
			 * inserted later.
			 */
Ryan Desfosses's avatar
Ryan Desfosses committed
1084
			for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
1085
				struct pci_bus *parent = bus;
1086 1087 1088
				if (pci_find_bus(pci_domain_nr(bus),
							max+i+1))
					break;
1089 1090
				while (parent->parent) {
					if ((!pcibios_assign_all_busses()) &&
1091 1092
					    (parent->busn_res.end > max) &&
					    (parent->busn_res.end <= max+i)) {
1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106
						j = 1;
					}
					parent = parent->parent;
				}
				if (j) {
					/*
					 * Often, there are two cardbus bridges
					 * -- try to leave one valid bus number
					 * for each one.
					 */
					i /= 2;
					break;
				}
			}
1107
			max += i;
Linus Torvalds's avatar
Linus Torvalds committed
1108 1109 1110 1111
		}
		/*
		 * Set the subordinate bus number to its real value.
		 */
1112
		pci_bus_update_busn_res_end(child, max);
Linus Torvalds's avatar
Linus Torvalds committed
1113 1114 1115
		pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
	}

1116 1117 1118
	sprintf(child->name,
		(is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
		pci_domain_nr(bus), child->number);
Linus Torvalds's avatar
Linus Torvalds committed
1119

1120
	/* Has only triggered on CardBus, fixup is in yenta_socket */
1121
	while (bus->parent) {
1122 1123
		if ((child->busn_res.end > bus->busn_res.end) ||
		    (child->number > bus->busn_res.end) ||
1124
		    (child->number < bus->number) ||
1125
		    (child->busn_res.end < bus->number)) {
1126
			dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
1127 1128 1129
				&child->busn_res,
				(bus->number > child->busn_res.end &&
				 bus->busn_res.end < child->number) ?
1130 1131
					"wholly" : "partially",
				bus->self->transparent ? " transparent" : "",
1132
				dev_name(&bus->dev),
1133
				&bus->busn_res);
1134 1135 1136 1137
		}
		bus = bus->parent;
	}

1138 1139 1140
out:
	pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);

1141 1142
	pm_runtime_put(&dev->dev);

Linus Torvalds's avatar
Linus Torvalds committed
1143 1144
	return max;
}
1145
EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds's avatar
Linus Torvalds committed
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155

/*
 * Read interrupt line and base address registers.
 * The architecture-dependent code can tweak these, of course.
 */
static void pci_read_irq(struct pci_dev *dev)
{
	unsigned char irq;

	pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
1156
	dev->pin = irq;
Linus Torvalds's avatar
Linus Torvalds committed
1157 1158 1159 1160 1161
	if (irq)
		pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
	dev->irq = irq;
}

1162
void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao's avatar
Yu Zhao committed
1163 1164 1165
{
	int pos;
	u16 reg16;
1166 1167
	int type;
	struct pci_dev *parent;
Yu Zhao's avatar
Yu Zhao committed
1168 1169 1170 1171

	pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
	if (!pos)
		return;
1172
	pdev->pcie_cap = pos;
Yu Zhao's avatar
Yu Zhao committed
1173
	pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
1174
	pdev->pcie_flags_reg = reg16;
1175 1176
	pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
	pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189

	/*
	 * A Root Port is always the upstream end of a Link.  No PCIe
	 * component has two Links.  Two Links are connected by a Switch
	 * that has a Port on each Link and internal logic to connect the
	 * two Ports.
	 */
	type = pci_pcie_type(pdev);
	if (type == PCI_EXP_TYPE_ROOT_PORT)
		pdev->has_secondary_link = 1;
	else if (type == PCI_EXP_TYPE_UPSTREAM ||
		 type == PCI_EXP_TYPE_DOWNSTREAM) {
		parent = pci_upstream_bridge(pdev);
1190 1191 1192 1193 1194 1195

		/*
		 * Usually there's an upstream device (Root Port or Switch
		 * Downstream Port), but we can't assume one exists.
		 */
		if (parent && !parent->has_secondary_link)
1196 1197
			pdev->has_secondary_link = 1;
	}
Yu Zhao's avatar
Yu Zhao committed
1198 1199
}

1200
void set_pcie_hotplug_bridge(struct pci_dev *pdev)
1201 1202 1203
{
	u32 reg32;

1204
	pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
1205 1206 1207 1208
	if (reg32 & PCI_EXP_SLTCAP_HPC)
		pdev->is_hotplug_bridge = 1;
}

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
/**
 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
 * @dev: PCI device
 *
 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
 * when forwarding a type1 configuration request the bridge must check that
 * the extended register address field is zero.  The bridge is not permitted
 * to forward the transactions and must handle it as an Unsupported Request.
 * Some bridges do not follow this rule and simply drop the extended register
 * bits, resulting in the standard config space being aliased, every 256
 * bytes across the entire configuration space.  Test for this condition by
 * comparing the first dword of each potential alias to the vendor/device ID.
 * Known offenders:
 *   ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
 *   AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
 */
static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
{
#ifdef CONFIG_PCI_QUIRKS
	int pos;
	u32 header, tmp;

	pci_read_config_dword(dev, PCI_VENDOR_ID, &header);

	for (pos = PCI_CFG_SPACE_SIZE;
	     pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
		if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
		    || header != tmp)
			return false;
	}

	return true;
#else
	return false;
#endif
}

1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262
/**
 * pci_cfg_space_size - get the configuration space size of the PCI device.
 * @dev: PCI device
 *
 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
 * have 4096 bytes.  Even if the device is capable, that doesn't mean we can
 * access it.  Maybe we don't have a way to generate extended config space
 * accesses, or the device is behind a reverse Express bridge.  So we try
 * reading the dword at 0x100 which must either be 0 or a valid extended
 * capability header.
 */
static int pci_cfg_space_size_ext(struct pci_dev *dev)
{
	u32 status;
	int pos = PCI_CFG_SPACE_SIZE;

	if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1263
		return PCI_CFG_SPACE_SIZE;
1264
	if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
1265
		return PCI_CFG_SPACE_SIZE;
1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279

	return PCI_CFG_SPACE_EXP_SIZE;
}

int pci_cfg_space_size(struct pci_dev *dev)
{
	int pos;
	u32 status;
	u16 class;

	class = dev->class >> 8;
	if (class == PCI_CLASS_BRIDGE_HOST)
		return pci_cfg_space_size_ext(dev);

1280 1281
	if (pci_is_pcie(dev))
		return pci_cfg_space_size_ext(dev);
1282

1283 1284 1285
	pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
	if (!pos)
		return PCI_CFG_SPACE_SIZE;
1286

1287 1288 1289
	pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
	if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
		return pci_cfg_space_size_ext(dev);
1290 1291 1292 1293

	return PCI_CFG_SPACE_SIZE;
}

1294
#define LEGACY_IO_RESOURCE	(IORESOURCE_IO | IORESOURCE_PCI_FIXED)
1295

1296
static void pci_msi_setup_pci_dev(struct pci_dev *dev)
1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311
{
	/*
	 * Disable the MSI hardware to avoid screaming interrupts
	 * during boot.  This is the power on reset default so
	 * usually this should be a noop.
	 */
	dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
	if (dev->msi_cap)
		pci_msi_set_enable(dev, 0);

	dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
	if (dev->msix_cap)
		pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
}

Linus Torvalds's avatar
Linus Torvalds committed
1312 1313 1314 1315
/**
 * pci_setup_device - fill in class and map information of a device
 * @dev: the device structure to fill
 *
1316
 * Initialize the device structure with information about the device's
Linus Torvalds's avatar
Linus Torvalds committed
1317 1318
 * vendor,class,memory and IO-space addresses,IRQ lines etc.
 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao's avatar
Yu Zhao committed
1319 1320
 * Returns 0 on success and negative if unknown type of device (not normal,
 * bridge or CardBus).
Linus Torvalds's avatar
Linus Torvalds committed
1321
 */
Yu Zhao's avatar
Yu Zhao committed
1322
int pci_setup_device(struct pci_dev *dev)
Linus Torvalds's avatar
Linus Torvalds committed
1323 1324
{
	u32 class;
1325
	u16 cmd;
Yu Zhao's avatar
Yu Zhao committed
1326
	u8 hdr_type;
1327
	int pos = 0;
1328 1329
	struct pci_bus_region region;
	struct resource *res;
Yu Zhao's avatar
Yu Zhao committed
1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341

	if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
		return -EIO;

	dev->sysdata = dev->bus->sysdata;
	dev->dev.parent = dev->bus->bridge;
	dev->dev.bus = &pci_bus_type;
	dev->hdr_type = hdr_type & 0x7f;
	dev->multifunction = !!(hdr_type & 0x80);
	dev->error_state = pci_channel_io_normal;
	set_pcie_port_type(dev);

1342
	pci_dev_assign_slot(dev);
Yu Zhao's avatar
Yu Zhao committed
1343 1344 1345
	/* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
	   set this higher, assuming the system even supports it.  */
	dev->dma_mask = 0xffffffff;
Linus Torvalds's avatar
Linus Torvalds committed
1346

1347 1348 1349
	dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
		     dev->bus->number, PCI_SLOT(dev->devfn),
		     PCI_FUNC(dev->devfn));
Linus Torvalds's avatar
Linus Torvalds committed
1350 1351

	pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kok's avatar
Auke Kok committed
1352
	dev->revision = class & 0xff;
Yinghai Lu's avatar
Yinghai Lu committed
1353
	dev->class = class >> 8;		    /* upper 3 bytes */
Linus Torvalds's avatar
Linus Torvalds committed
1354

Yinghai Lu's avatar
Yinghai Lu committed
1355 1356
	dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
		   dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds's avatar
Linus Torvalds committed
1357

1358 1359 1360
	/* need to have dev->class ready */
	dev->cfg_size = pci_cfg_space_size(dev);

Linus Torvalds's avatar
Linus Torvalds committed
1361
	/* "Unknown power state" */
1362
	dev->current_state = PCI_UNKNOWN;
Linus Torvalds's avatar
Linus Torvalds committed
1363 1364 1365

	/* Early fixups, before probing the BARs */
	pci_fixup_device(pci_fixup_early, dev);
1366 1367
	/* device class may be changed after fixup */
	class = dev->class >> 8;
Linus Torvalds's avatar
Linus Torvalds committed
1368

1369 1370 1371 1372 1373 1374 1375 1376 1377 1378
	if (dev->non_compliant_bars) {
		pci_read_config_word(dev, PCI_COMMAND, &cmd);
		if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
			dev_info(&dev->dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
			cmd &= ~PCI_COMMAND_IO;
			cmd &= ~PCI_COMMAND_MEMORY;
			pci_write_config_word(dev, PCI_COMMAND, cmd);
		}
	}

Linus Torvalds's avatar
Linus Torvalds committed
1379 1380 1381 1382 1383 1384 1385 1386
	switch (dev->hdr_type) {		    /* header type */
	case PCI_HEADER_TYPE_NORMAL:		    /* standard header */
		if (class == PCI_CLASS_BRIDGE_PCI)
			goto bad;
		pci_read_irq(dev);
		pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
		pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
		pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
1387 1388

		/*
1389 1390 1391 1392
		 * Do the ugly legacy mode stuff here rather than broken chip
		 * quirk code. Legacy mode ATA controllers have fixed
		 * addresses. These are not always echoed in BAR0-3, and
		 * BAR0-3 in a few cases contain junk!
1393 1394 1395 1396 1397
		 */
		if (class == PCI_CLASS_STORAGE_IDE) {
			u8 progif;
			pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
			if ((progif & 1) == 0) {
1398 1399 1400 1401
				region.start = 0x1F0;
				region.end = 0x1F7;
				res = &dev->resource[0];
				res->flags = LEGACY_IO_RESOURCE;
1402
				pcibios_bus_to_resource(dev->bus, res, &region);
1403 1404
				dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
					 res);
1405 1406 1407 1408
				region.start = 0x3F6;
				region.end = 0x3F6;
				res = &dev->resource[1];
				res->flags = LEGACY_IO_RESOURCE;
1409
				pcibios_bus_to_resource(dev->bus, res, &region);
1410 1411
				dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
					 res);
1412 1413
			}
			if ((progif & 4) == 0) {
1414 1415 1416 1417
				region.start = 0x170;
				region.end = 0x177;
				res = &dev->resource[2];
				res->flags = LEGACY_IO_RESOURCE;
1418
				pcibios_bus_to_resource(dev->bus, res, &region);
1419 1420
				dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
					 res);
1421 1422 1423 1424
				region.start = 0x376;
				region.end = 0x376;
				res = &dev->resource[3];
				res->flags = LEGACY_IO_RESOURCE;
1425
				pcibios_bus_to_resource(dev->bus, res, &region);
1426 1427
				dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
					 res);
1428 1429
			}
		}
Linus Torvalds's avatar
Linus Torvalds committed
1430 1431 1432 1433 1434 1435 1436
		break;

	case PCI_HEADER_TYPE_BRIDGE:		    /* bridge header */
		if (class != PCI_CLASS_BRIDGE_PCI)
			goto bad;
		/* The PCI-to-PCI bridge spec requires that subtractive
		   decoding (i.e. transparent) bridge must have programming
1437
		   interface code of 0x01. */
1438
		pci_read_irq(dev);
Linus Torvalds's avatar
Linus Torvalds committed
1439 1440
		dev->transparent = ((dev->class & 0xff) == 1);
		pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
1441
		set_pcie_hotplug_bridge(dev);
1442 1443 1444 1445 1446
		pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
		if (pos) {
			pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
			pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
		}
Linus Torvalds's avatar
Linus Torvalds committed
1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458
		break;

	case PCI_HEADER_TYPE_CARDBUS:		    /* CardBus bridge header */
		if (class != PCI_CLASS_BRIDGE_CARDBUS)
			goto bad;
		pci_read_irq(dev);
		pci_read_bases(dev, 1, 0);
		pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
		pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
		break;

	default:				    /* unknown header */
1459 1460
		dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
			dev->hdr_type);
Yu Zhao's avatar
Yu Zhao committed
1461
		return -EIO;
Linus Torvalds's avatar
Linus Torvalds committed
1462 1463

	bad:
1464 1465
		dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
			dev->class, dev->hdr_type);
1466
		dev->class = PCI_CLASS_NOT_DEFINED << 8;
Linus Torvalds's avatar
Linus Torvalds committed
1467 1468 1469 1470 1471 1472
	}

	/* We found a fine healthy device, go go go... */
	return 0;
}

1473 1474 1475
static void pci_configure_mps(struct pci_dev *dev)
{
	struct pci_dev *bridge = pci_upstream_bridge(dev);
1476
	int mps, p_mps, rc;
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491

	if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
		return;

	mps = pcie_get_mps(dev);
	p_mps = pcie_get_mps(bridge);

	if (mps == p_mps)
		return;

	if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
		dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
			 mps, pci_name(bridge), p_mps);
		return;
	}
1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508

	/*
	 * Fancier MPS configuration is done later by
	 * pcie_bus_configure_settings()
	 */
	if (pcie_bus_config != PCIE_BUS_DEFAULT)
		return;

	rc = pcie_set_mps(dev, p_mps);
	if (rc) {
		dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
			 p_mps);
		return;
	}

	dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
		 p_mps, mps, 128 << dev->pcie_mpss);
1509 1510
}

1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522
static struct hpp_type0 pci_default_type0 = {
	.revision = 1,
	.cache_line_size = 8,
	.latency_timer = 0x40,
	.enable_serr = 0,
	.enable_perr = 0,
};

static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
{
	u16 pci_cmd, pci_bctl;

1523
	if (!hpp)
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556
		hpp = &pci_default_type0;

	if (hpp->revision > 1) {
		dev_warn(&dev->dev,
			 "PCI settings rev %d not supported; using defaults\n",
			 hpp->revision);
		hpp = &pci_default_type0;
	}

	pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
	pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
	pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
	if (hpp->enable_serr)
		pci_cmd |= PCI_COMMAND_SERR;
	if (hpp->enable_perr)
		pci_cmd |= PCI_COMMAND_PARITY;
	pci_write_config_word(dev, PCI_COMMAND, pci_cmd);

	/* Program bridge control value */
	if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
		pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
				      hpp->latency_timer);
		pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
		if (hpp->enable_serr)
			pci_bctl |= PCI_BRIDGE_CTL_SERR;
		if (hpp->enable_perr)
			pci_bctl |= PCI_BRIDGE_CTL_PARITY;
		pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
	}
}

static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
{
1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
	int pos;

	if (!hpp)
		return;

	pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
	if (!pos)
		return;

	dev_warn(&dev->dev, "PCI-X settings not supported\n");
1567 1568
}

1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583
static bool pcie_root_rcb_set(struct pci_dev *dev)
{
	struct pci_dev *rp = pcie_find_root_port(dev);
	u16 lnkctl;

	if (!rp)
		return false;

	pcie_capability_read_word(rp, PCI_EXP_LNKCTL, &lnkctl);
	if (lnkctl & PCI_EXP_LNKCTL_RCB)
		return true;

	return false;
}

1584 1585 1586 1587 1588 1589 1590 1591
static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
{
	int pos;
	u32 reg32;

	if (!hpp)
		return;

1592 1593 1594
	if (!pci_is_pcie(dev))
		return;

1595 1596 1597 1598 1599 1600
	if (hpp->revision > 1) {
		dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
			 hpp->revision);
		return;
	}

1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
	/*
	 * Don't allow _HPX to change MPS or MRRS settings.  We manage
	 * those to make sure they're consistent with the rest of the
	 * platform.
	 */
	hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
				    PCI_EXP_DEVCTL_READRQ;
	hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
				    PCI_EXP_DEVCTL_READRQ);

1611 1612 1613 1614 1615
	/* Initialize Device Control Register */
	pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
			~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);

	/* Initialize Link Control Register */
1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
	if (pcie_cap_has_lnkctl(dev)) {

		/*
		 * If the Root Port supports Read Completion Boundary of
		 * 128, set RCB to 128.  Otherwise, clear it.
		 */
		hpp->pci_exp_lnkctl_and |= PCI_EXP_LNKCTL_RCB;
		hpp->pci_exp_lnkctl_or &= ~PCI_EXP_LNKCTL_RCB;
		if (pcie_root_rcb_set(dev))
			hpp->pci_exp_lnkctl_or |= PCI_EXP_LNKCTL_RCB;

1627 1628
		pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
			~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1629
	}
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663

	/* Find Advanced Error Reporting Enhanced Capability */
	pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
	if (!pos)
		return;

	/* Initialize Uncorrectable Error Mask Register */
	pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
	reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
	pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);

	/* Initialize Uncorrectable Error Severity Register */
	pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
	reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
	pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);

	/* Initialize Correctable Error Mask Register */
	pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
	reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
	pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);

	/* Initialize Advanced Error Capabilities and Control Register */
	pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
	reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
	pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);

	/*
	 * FIXME: The following two registers are not supported yet.
	 *
	 *   o Secondary Uncorrectable Error Severity Register
	 *   o Secondary Uncorrectable Error Mask Register
	 */
}

1664 1665 1666 1667 1668
static void pci_configure_device(struct pci_dev *dev)
{
	struct hotplug_params hpp;
	int ret;

1669 1670
	pci_configure_mps(dev);

1671 1672 1673 1674 1675 1676 1677 1678 1679 1680
	memset(&hpp, 0, sizeof(hpp));
	ret = pci_get_hp_params(dev, &hpp);
	if (ret)
		return;

	program_hpp_type2(dev, hpp.t2);
	program_hpp_type1(dev, hpp.t1);
	program_hpp_type0(dev, hpp.t0);
}

1681 1682 1683
static void pci_release_capabilities(struct pci_dev *dev)
{
	pci_vpd_release(dev);
1684
	pci_iov_release(dev);
1685
	pci_free_cap_save_buffers(dev);
1686 1687
}

Linus Torvalds's avatar
Linus Torvalds committed
1688 1689 1690 1691 1692 1693 1694 1695 1696
/**
 * pci_release_dev - free a pci device structure when all users of it are finished.
 * @dev: device that's been disconnected
 *
 * Will be called only by the device core when all users of this pci device are
 * done.
 */
static void pci_release_dev(struct device *dev)
{
1697
	struct pci_dev *pci_dev;
Linus Torvalds's avatar
Linus Torvalds committed
1698

1699
	pci_dev = to_pci_dev(dev);
1700
	pci_release_capabilities(pci_dev);
1701
	pci_release_of_node(pci_dev);
1702
	pcibios_release_device(pci_dev);
1703
	pci_bus_put(pci_dev->bus);
1704
	kfree(pci_dev->driver_override);
1705
	kfree(pci_dev->dma_alias_mask);
Linus Torvalds's avatar
Linus Torvalds committed
1706 1707 1708
	kfree(pci_dev);
}

1709
struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
1710 1711 1712 1713 1714 1715 1716 1717
{
	struct pci_dev *dev;

	dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
	if (!dev)
		return NULL;

	INIT_LIST_HEAD(&dev->bus_list);
1718
	dev->dev.type = &pci_dev_type;
1719
	dev->bus = pci_bus_get(bus);
1720 1721 1722

	return dev;
}
1723 1724
EXPORT_SYMBOL(pci_alloc_dev);

1725
bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses's avatar
Ryan Desfosses committed
1726
				int crs_timeout)
Linus Torvalds's avatar
Linus Torvalds committed
1727 1728 1729
{
	int delay = 1;

1730 1731
	if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
		return false;
Linus Torvalds's avatar
Linus Torvalds committed
1732 1733

	/* some broken boards return 0 or ~0 if a slot is empty: */
1734 1735 1736
	if (*l == 0xffffffff || *l == 0x00000000 ||
	    *l == 0x0000ffff || *l == 0xffff0000)
		return false;
Linus Torvalds's avatar
Linus Torvalds committed
1737

1738 1739 1740 1741 1742 1743 1744
	/*
	 * Configuration Request Retry Status.  Some root ports return the
	 * actual device ID instead of the synthetic ID (0xFFFF) required
	 * by the PCIe spec.  Ignore the device ID and only check for
	 * (vendor id == 1).
	 */
	while ((*l & 0xffff) == 0x0001) {
1745 1746 1747
		if (!crs_timeout)
			return false;

Linus Torvalds's avatar
Linus Torvalds committed
1748 1749
		msleep(delay);
		delay *= 2;
1750 1751
		if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
			return false;
Linus Torvalds's avatar
Linus Torvalds committed
1752
		/* Card hasn't responded in 60 seconds?  Must be stuck. */
1753
		if (delay > crs_timeout) {
1754 1755 1756
			printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
			       pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
			       PCI_FUNC(devfn));
1757
			return false;
Linus Torvalds's avatar
Linus Torvalds committed
1758 1759 1760
		}
	}

1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776
	return true;
}
EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);

/*
 * Read the config data for a PCI device, sanity-check it
 * and fill in the dev structure...
 */
static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
{
	struct pci_dev *dev;
	u32 l;

	if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
		return NULL;

1777
	dev = pci_alloc_dev(bus);
Linus Torvalds's avatar
Linus Torvalds committed
1778 1779 1780 1781 1782 1783
	if (!dev)
		return NULL;

	dev->devfn = devfn;
	dev->vendor = l & 0xffff;
	dev->device = (l >> 16) & 0xffff;
1784

1785 1786
	pci_set_of_node(dev);

Yu Zhao's avatar
Yu Zhao committed
1787
	if (pci_setup_device(dev)) {
1788
		pci_bus_put(dev->bus);
Linus Torvalds's avatar
Linus Torvalds committed
1789 1790 1791 1792 1793 1794 1795
		kfree(dev);
		return NULL;
	}

	return dev;
}

1796 1797
static void pci_init_capabilities(struct pci_dev *dev)
{
1798 1799 1800
	/* Enhanced Allocation */
	pci_ea_init(dev);

1801 1802
	/* Setup MSI caps & disable MSI/MSI-X interrupts */
	pci_msi_setup_pci_dev(dev);
1803

1804 1805 1806
	/* Buffers for saving PCIe and PCI-X capabilities */
	pci_allocate_cap_save_buffers(dev);

1807 1808 1809 1810
	/* Power Management */
	pci_pm_init(dev);

	/* Vital Product Data */
1811
	pci_vpd_init(dev);
Yu Zhao's avatar
Yu Zhao committed
1812 1813

	/* Alternative Routing-ID Forwarding */
1814
	pci_configure_ari(dev);
1815 1816 1817

	/* Single Root I/O Virtualization */
	pci_iov_init(dev);
1818

1819 1820 1821
	/* Address Translation Services */
	pci_ats_init(dev);

1822
	/* Enable ACS P2P upstream forwarding */
Chris Wright's avatar
Chris Wright committed
1823
	pci_enable_acs(dev);
1824

1825 1826
	/* Precision Time Measurement */
	pci_ptm_init(dev);
1827

1828 1829
	/* Advanced Error Reporting */
	pci_aer_init(dev);
1830 1831
}

1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848
/*
 * This is the equivalent of pci_host_bridge_msi_domain that acts on
 * devices. Firmware interfaces that can select the MSI domain on a
 * per-device basis should be called from here.
 */
static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
{
	struct irq_domain *d;

	/*
	 * If a domain has been set through the pcibios_add_device
	 * callback, then this is the one (platform code knows best).
	 */
	d = dev_get_msi_domain(&dev->dev);
	if (d)
		return d;

1849 1850 1851 1852 1853 1854 1855 1856
	/*
	 * Let's see if we have a firmware interface able to provide
	 * the domain.
	 */
	d = pci_msi_get_device_domain(dev);
	if (d)
		return d;

1857 1858 1859
	return NULL;
}

1860 1861
static void pci_set_msi_domain(struct pci_dev *dev)
{
1862 1863
	struct irq_domain *d;

1864
	/*
1865 1866 1867
	 * If the platform or firmware interfaces cannot supply a
	 * device-specific MSI domain, then inherit the default domain
	 * from the host bridge itself.
1868
	 */
1869 1870 1871 1872 1873
	d = pci_dev_msi_domain(dev);
	if (!d)
		d = dev_get_msi_domain(&dev->bus->dev);

	dev_set_msi_domain(&dev->dev, d);
1874 1875
}

1876 1877 1878 1879 1880
/**
 * pci_dma_configure - Setup DMA configuration
 * @dev: ptr to pci_dev struct of the PCI device
 *
 * Function to update PCI devices's DMA configuration using the same
1881
 * info from the OF node or ACPI node of host bridge's parent (if any).
1882 1883 1884 1885 1886
 */
static void pci_dma_configure(struct pci_dev *dev)
{
	struct device *bridge = pci_get_host_bridge_device(dev);

1887 1888
	if (IS_ENABLED(CONFIG_OF) &&
		bridge->parent && bridge->parent->of_node) {
1889
			of_dma_configure(&dev->dev, bridge->parent->of_node);
1890 1891 1892 1893 1894 1895 1896
	} else if (has_acpi_companion(bridge)) {
		struct acpi_device *adev = to_acpi_device_node(bridge->fwnode);
		enum dev_dma_attr attr = acpi_get_dma_attr(adev);

		if (attr == DEV_DMA_NOT_SUPPORTED)
			dev_warn(&dev->dev, "DMA not supported.\n");
		else
1897
			acpi_dma_configure(&dev->dev, attr);
1898 1899 1900 1901 1902
	}

	pci_put_host_bridge_device(bridge);
}

1903
void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Linus Torvalds's avatar
Linus Torvalds committed
1904
{
1905 1906
	int ret;

1907 1908
	pci_configure_device(dev);

1909 1910
	device_initialize(&dev->dev);
	dev->dev.release = pci_release_dev;
Linus Torvalds's avatar
Linus Torvalds committed
1911

1912
	set_dev_node(&dev->dev, pcibus_to_node(bus));
1913
	dev->dev.dma_mask = &dev->dma_mask;
1914
	dev->dev.dma_parms = &dev->dma_parms;
1915
	dev->dev.coherent_dma_mask = 0xffffffffull;
1916
	pci_dma_configure(dev);
Linus Torvalds's avatar
Linus Torvalds committed
1917

1918
	pci_set_dma_max_seg_size(dev, 65536);
1919
	pci_set_dma_seg_boundary(dev, 0xffffffff);
1920

Linus Torvalds's avatar
Linus Torvalds committed
1921 1922 1923
	/* Fix up broken headers */
	pci_fixup_device(pci_fixup_header, dev);

1924 1925 1926
	/* moved out from quirk header fixup code */
	pci_reassigndev_resource_alignment(dev);

1927 1928 1929
	/* Clear the state_saved flag. */
	dev->state_saved = false;

1930 1931
	/* Initialize various capabilities */
	pci_init_capabilities(dev);
1932

Linus Torvalds's avatar
Linus Torvalds committed
1933 1934 1935 1936
	/*
	 * Add the device to our list of discovered devices
	 * and the bus list for fixup functions, etc.
	 */
1937
	down_write(&pci_bus_sem);
Linus Torvalds's avatar
Linus Torvalds committed
1938
	list_add_tail(&dev->bus_list, &bus->devices);
1939
	up_write(&pci_bus_sem);
1940 1941 1942 1943

	ret = pcibios_add_device(dev);
	WARN_ON(ret < 0);

1944 1945 1946
	/* Setup MSI irq domain */
	pci_set_msi_domain(dev);

1947 1948 1949 1950
	/* Notifier could use PCI capabilities */
	dev->match_driver = false;
	ret = device_add(&dev->dev);
	WARN_ON(ret < 0);
1951 1952
}

1953
struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
1954 1955 1956
{
	struct pci_dev *dev;

1957 1958 1959 1960 1961 1962
	dev = pci_get_slot(bus, devfn);
	if (dev) {
		pci_dev_put(dev);
		return dev;
	}

1963 1964 1965 1966 1967
	dev = pci_scan_device(bus, devfn);
	if (!dev)
		return NULL;

	pci_device_add(dev, bus);
Linus Torvalds's avatar
Linus Torvalds committed
1968 1969 1970

	return dev;
}
1971
EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds's avatar
Linus Torvalds committed
1972

1973
static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcox's avatar
Matthew Wilcox committed
1974
{
1975 1976 1977
	int pos;
	u16 cap = 0;
	unsigned next_fn;
1978

1979 1980 1981 1982 1983 1984
	if (pci_ari_enabled(bus)) {
		if (!dev)
			return 0;
		pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
		if (!pos)
			return 0;
1985

1986 1987 1988 1989
		pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
		next_fn = PCI_ARI_CAP_NFN(cap);
		if (next_fn <= fn)
			return 0;	/* protect against malformed list */
Matthew Wilcox's avatar
Matthew Wilcox committed
1990

1991 1992 1993 1994 1995 1996
		return next_fn;
	}

	/* dev may be NULL for non-contiguous multifunction devices */
	if (!dev || dev->multifunction)
		return (fn + 1) % 8;
Matthew Wilcox's avatar
Matthew Wilcox committed
1997 1998 1999 2000 2001 2002 2003

	return 0;
}

static int only_one_child(struct pci_bus *bus)
{
	struct pci_dev *parent = bus->self;
2004

Matthew Wilcox's avatar
Matthew Wilcox committed
2005 2006
	if (!parent || !pci_is_pcie(parent))
		return 0;
2007
	if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
2008
		return 1;
2009 2010 2011 2012 2013 2014 2015

	/*
	 * PCIe downstream ports are bridges that normally lead to only a
	 * device 0, but if PCI_SCAN_ALL_PCIE_DEVS is set, scan all
	 * possible devices, not just device 0.  See PCIe spec r3.0,
	 * sec 7.3.1.
	 */
2016
	if (parent->has_secondary_link &&
2017
	    !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcox's avatar
Matthew Wilcox committed
2018 2019 2020 2021
		return 1;
	return 0;
}

Linus Torvalds's avatar
Linus Torvalds committed
2022 2023 2024 2025 2026 2027 2028
/**
 * pci_scan_slot - scan a PCI slot on a bus for devices.
 * @bus: PCI bus to scan
 * @devfn: slot number to scan (must have zero function.)
 *
 * Scan a PCI slot on the specified PCI bus for devices, adding
 * discovered devices to the @bus->devices list.  New devices
2029
 * will not have is_added set.
2030 2031
 *
 * Returns the number of new devices found.
Linus Torvalds's avatar
Linus Torvalds committed
2032
 */
2033
int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds's avatar
Linus Torvalds committed
2034
{
Matthew Wilcox's avatar
Matthew Wilcox committed
2035
	unsigned fn, nr = 0;
2036
	struct pci_dev *dev;
Matthew Wilcox's avatar
Matthew Wilcox committed
2037 2038 2039

	if (only_one_child(bus) && (devfn > 0))
		return 0; /* Already scanned the entire slot */
Linus Torvalds's avatar
Linus Torvalds committed
2040

2041
	dev = pci_scan_single_device(bus, devfn);
2042 2043 2044
	if (!dev)
		return 0;
	if (!dev->is_added)
2045 2046
		nr++;

2047
	for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcox's avatar
Matthew Wilcox committed
2048 2049 2050 2051 2052
		dev = pci_scan_single_device(bus, devfn + fn);
		if (dev) {
			if (!dev->is_added)
				nr++;
			dev->multifunction = 1;
Linus Torvalds's avatar
Linus Torvalds committed
2053 2054
		}
	}
Shaohua Li's avatar
Shaohua Li committed
2055

2056 2057
	/* only one slot has pcie device */
	if (bus->self && nr)
Shaohua Li's avatar
Shaohua Li committed
2058 2059
		pcie_aspm_init_link_state(bus->self);

Linus Torvalds's avatar
Linus Torvalds committed
2060 2061
	return nr;
}
2062
EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds's avatar
Linus Torvalds committed
2063

2064 2065 2066 2067 2068 2069 2070
static int pcie_find_smpss(struct pci_dev *dev, void *data)
{
	u8 *smpss = data;

	if (!pci_is_pcie(dev))
		return 0;

2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084
	/*
	 * We don't have a way to change MPS settings on devices that have
	 * drivers attached.  A hot-added device might support only the minimum
	 * MPS setting (MPS=128).  Therefore, if the fabric contains a bridge
	 * where devices may be hot-added, we limit the fabric MPS to 128 so
	 * hot-added devices will work correctly.
	 *
	 * However, if we hot-add a device to a slot directly below a Root
	 * Port, it's impossible for there to be other existing devices below
	 * the port.  We don't limit the MPS in this case because we can
	 * reconfigure MPS on both the Root Port and the hot-added device,
	 * and there are no other devices involved.
	 *
	 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
2085
	 */
2086 2087
	if (dev->is_hotplug_bridge &&
	    pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
2088 2089 2090 2091 2092 2093 2094 2095 2096 2097
		*smpss = 0;

	if (*smpss > dev->pcie_mpss)
		*smpss = dev->pcie_mpss;

	return 0;
}

static void pcie_write_mps(struct pci_dev *dev, int mps)
{
2098
	int rc;
2099 2100

	if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
2101
		mps = 128 << dev->pcie_mpss;
2102

2103 2104
		if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
		    dev->bus->self)
2105
			/* For "Performance", the assumption is made that
2106 2107 2108 2109 2110
			 * downstream communication will never be larger than
			 * the MRRS.  So, the MPS only needs to be configured
			 * for the upstream communication.  This being the case,
			 * walk from the top down and set the MPS of the child
			 * to that of the parent bus.
2111 2112 2113 2114 2115
			 *
			 * Configure the device MPS with the smaller of the
			 * device MPSS or the bridge MPS (which is assumed to be
			 * properly configured at this point to the largest
			 * allowable MPS based on its parent bus).
2116
			 */
2117
			mps = min(mps, pcie_get_mps(dev->bus->self));
2118 2119 2120 2121 2122 2123 2124
	}

	rc = pcie_set_mps(dev, mps);
	if (rc)
		dev_err(&dev->dev, "Failed attempting to set the MPS\n");
}

2125
static void pcie_write_mrrs(struct pci_dev *dev)
2126
{
2127
	int rc, mrrs;
2128

2129 2130 2131 2132 2133 2134 2135 2136
	/* In the "safe" case, do not configure the MRRS.  There appear to be
	 * issues with setting MRRS to 0 on a number of devices.
	 */
	if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
		return;

	/* For Max performance, the MRRS must be set to the largest supported
	 * value.  However, it cannot be configured larger than the MPS the
2137 2138
	 * device or the bus can support.  This should already be properly
	 * configured by a prior call to pcie_write_mps.
2139
	 */
2140
	mrrs = pcie_get_mps(dev);
2141 2142

	/* MRRS is a R/W register.  Invalid values can be written, but a
2143
	 * subsequent read will verify if the value is acceptable or not.
2144 2145
	 * If the MRRS value provided is not acceptable (e.g., too large),
	 * shrink the value until it is acceptable to the HW.
2146
	 */
2147 2148
	while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
		rc = pcie_set_readrq(dev, mrrs);
2149 2150
		if (!rc)
			break;
2151

2152
		dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
2153 2154
		mrrs /= 2;
	}
2155 2156

	if (mrrs < 128)
2157
		dev_err(&dev->dev, "MRRS was unable to be configured with a safe value.  If problems are experienced, try running with pci=pcie_bus_safe\n");
2158 2159 2160 2161
}

static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
{
Jon Mason's avatar
Jon Mason committed
2162
	int mps, orig_mps;
2163 2164 2165 2166

	if (!pci_is_pcie(dev))
		return 0;

2167 2168
	if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
	    pcie_bus_config == PCIE_BUS_DEFAULT)
2169 2170
		return 0;

Jon Mason's avatar
Jon Mason committed
2171 2172
	mps = 128 << *(u8 *)data;
	orig_mps = pcie_get_mps(dev);
2173 2174

	pcie_write_mps(dev, mps);
2175
	pcie_write_mrrs(dev);
2176

2177 2178
	dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
		 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Mason's avatar
Jon Mason committed
2179
		 orig_mps, pcie_get_readrq(dev));
2180 2181 2182 2183

	return 0;
}

Jon Mason's avatar
Jon Mason committed
2184
/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
2185 2186 2187
 * parents then children fashion.  If this changes, then this code will not
 * work as designed.
 */
2188
void pcie_bus_configure_settings(struct pci_bus *bus)
2189
{
2190
	u8 smpss = 0;
2191

2192
	if (!bus->self)
2193 2194 2195
		return;

	if (!pci_is_pcie(bus->self))
2196 2197 2198
		return;

	/* FIXME - Peer to peer DMA is possible, though the endpoint would need
2199
	 * to be aware of the MPS of the destination.  To work around this,
2200 2201 2202 2203 2204
	 * simply force the MPS of the entire system to the smallest possible.
	 */
	if (pcie_bus_config == PCIE_BUS_PEER2PEER)
		smpss = 0;

2205
	if (pcie_bus_config == PCIE_BUS_SAFE) {
2206
		smpss = bus->self->pcie_mpss;
2207

2208 2209 2210 2211 2212 2213 2214
		pcie_find_smpss(bus->self, &smpss);
		pci_walk_bus(bus, pcie_find_smpss, &smpss);
	}

	pcie_bus_configure_set(bus->self, &smpss);
	pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
}
2215
EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
2216

Bill Pemberton's avatar
Bill Pemberton committed
2217
unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds's avatar
Linus Torvalds committed
2218
{
2219
	unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds's avatar
Linus Torvalds committed
2220 2221
	struct pci_dev *dev;

2222
	dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds's avatar
Linus Torvalds committed
2223 2224 2225 2226 2227

	/* Go find them, Rover! */
	for (devfn = 0; devfn < 0x100; devfn += 8)
		pci_scan_slot(bus, devfn);

2228 2229 2230
	/* Reserve buses for SR-IOV capability. */
	max += pci_iov_bus_range(bus);

Linus Torvalds's avatar
Linus Torvalds committed
2231 2232 2233 2234
	/*
	 * After performing arch-dependent fixup of the bus, look behind
	 * all PCI-to-PCI bridges on this bus.
	 */
Alex Chiang's avatar
Alex Chiang committed
2235
	if (!bus->is_added) {
2236
		dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang's avatar
Alex Chiang committed
2237
		pcibios_fixup_bus(bus);
2238
		bus->is_added = 1;
Alex Chiang's avatar
Alex Chiang committed
2239 2240
	}

Ryan Desfosses's avatar
Ryan Desfosses committed
2241
	for (pass = 0; pass < 2; pass++)
Linus Torvalds's avatar
Linus Torvalds committed
2242
		list_for_each_entry(dev, &bus->devices, bus_list) {
2243
			if (pci_is_bridge(dev))
Linus Torvalds's avatar
Linus Torvalds committed
2244 2245 2246
				max = pci_scan_bridge(bus, dev, max, pass);
		}

2247 2248 2249 2250 2251 2252 2253 2254 2255
	/*
	 * Make sure a hotplug bridge has at least the minimum requested
	 * number of buses.
	 */
	if (bus->self && bus->self->is_hotplug_bridge && pci_hotplug_bus_size) {
		if (max - bus->busn_res.start < pci_hotplug_bus_size - 1)
			max = bus->busn_res.start + pci_hotplug_bus_size - 1;
	}

Linus Torvalds's avatar
Linus Torvalds committed
2256 2257 2258 2259 2260 2261 2262
	/*
	 * We've scanned the bus and so we know all about what's on
	 * the other side of any bridges that may be on this bus plus
	 * any devices.
	 *
	 * Return how far we've got finding sub-buses.
	 */
2263
	dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds's avatar
Linus Torvalds committed
2264 2265
	return max;
}
2266
EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds's avatar
Linus Torvalds committed
2267

2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279
/**
 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
 * @bridge: Host bridge to set up.
 *
 * Default empty implementation.  Replace with an architecture-specific setup
 * routine, if necessary.
 */
int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
{
	return 0;
}

2280 2281 2282 2283 2284 2285 2286 2287
void __weak pcibios_add_bus(struct pci_bus *bus)
{
}

void __weak pcibios_remove_bus(struct pci_bus *bus)
{
}

2288 2289 2290
static struct pci_bus *pci_create_root_bus_msi(struct device *parent,
		int bus, struct pci_ops *ops, void *sysdata,
		struct list_head *resources, struct msi_controller *msi)
Linus Torvalds's avatar
Linus Torvalds committed
2291
{
2292
	int error;
2293
	struct pci_host_bridge *bridge;
Linus Torvalds's avatar
Linus Torvalds committed
2294

2295
	bridge = pci_alloc_host_bridge(0);
2296
	if (!bridge)
2297
		return NULL;
2298 2299

	bridge->dev.parent = parent;
2300
	bridge->dev.release = pci_release_host_bridge_dev;
2301

2302 2303 2304 2305 2306
	list_splice_init(resources, &bridge->windows);
	bridge->sysdata = sysdata;
	bridge->busnr = bus;
	bridge->ops = ops;
	bridge->msi = msi;
2307

2308 2309 2310
	error = pci_register_host_bridge(bridge);
	if (error < 0)
		goto err_out;
2311

2312
	return bridge->bus;
Linus Torvalds's avatar
Linus Torvalds committed
2313 2314

err_out:
2315
	kfree(bridge);
Linus Torvalds's avatar
Linus Torvalds committed
2316 2317
	return NULL;
}
2318 2319 2320 2321 2322 2323 2324

struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
		struct pci_ops *ops, void *sysdata, struct list_head *resources)
{
	return pci_create_root_bus_msi(parent, bus, ops, sysdata, resources,
				       NULL);
}
2325
EXPORT_SYMBOL_GPL(pci_create_root_bus);
2326

2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342
int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
{
	struct resource *res = &b->busn_res;
	struct resource *parent_res, *conflict;

	res->start = bus;
	res->end = bus_max;
	res->flags = IORESOURCE_BUS;

	if (!pci_is_root_bus(b))
		parent_res = &b->parent->busn_res;
	else {
		parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
		res->flags |= IORESOURCE_PCI_FIXED;
	}

2343
	conflict = request_resource_conflict(parent_res, res);
2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389

	if (conflict)
		dev_printk(KERN_DEBUG, &b->dev,
			   "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
			    res, pci_is_root_bus(b) ? "domain " : "",
			    parent_res, conflict->name, conflict);

	return conflict == NULL;
}

int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
{
	struct resource *res = &b->busn_res;
	struct resource old_res = *res;
	resource_size_t size;
	int ret;

	if (res->start > bus_max)
		return -EINVAL;

	size = bus_max - res->start + 1;
	ret = adjust_resource(res, res->start, size);
	dev_printk(KERN_DEBUG, &b->dev,
			"busn_res: %pR end %s updated to %02x\n",
			&old_res, ret ? "can not be" : "is", bus_max);

	if (!ret && !res->parent)
		pci_bus_insert_busn_res(b, res->start, res->end);

	return ret;
}

void pci_bus_release_busn_res(struct pci_bus *b)
{
	struct resource *res = &b->busn_res;
	int ret;

	if (!res->flags || !res->parent)
		return;

	ret = release_resource(res);
	dev_printk(KERN_DEBUG, &b->dev,
			"busn_res: %pR %s released\n",
			res, ret ? "can not be" : "is");
}

2390 2391 2392
struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
		struct pci_ops *ops, void *sysdata,
		struct list_head *resources, struct msi_controller *msi)
2393
{
2394
	struct resource_entry *window;
2395
	bool found = false;
2396
	struct pci_bus *b;
2397 2398
	int max;

2399
	resource_list_for_each_entry(window, resources)
2400 2401 2402 2403
		if (window->res->flags & IORESOURCE_BUS) {
			found = true;
			break;
		}
2404

2405
	b = pci_create_root_bus_msi(parent, bus, ops, sysdata, resources, msi);
2406 2407 2408
	if (!b)
		return NULL;

2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420
	if (!found) {
		dev_info(&b->dev,
		 "No busn resource found for root bus, will use [bus %02x-ff]\n",
			bus);
		pci_bus_insert_busn_res(b, bus, 255);
	}

	max = pci_scan_child_bus(b);

	if (!found)
		pci_bus_update_busn_res_end(b, max);

2421 2422
	return b;
}
2423 2424 2425 2426 2427 2428 2429

struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
		struct pci_ops *ops, void *sysdata, struct list_head *resources)
{
	return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
				     NULL);
}
2430 2431
EXPORT_SYMBOL(pci_scan_root_bus);

Bill Pemberton's avatar
Bill Pemberton committed
2432
struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
2433 2434 2435 2436 2437 2438 2439
					void *sysdata)
{
	LIST_HEAD(resources);
	struct pci_bus *b;

	pci_add_resource(&resources, &ioport_resource);
	pci_add_resource(&resources, &iomem_resource);
2440
	pci_add_resource(&resources, &busn_resource);
2441 2442
	b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
	if (b) {
2443
		pci_scan_child_bus(b);
2444 2445 2446 2447 2448 2449 2450
	} else {
		pci_free_resource_list(&resources);
	}
	return b;
}
EXPORT_SYMBOL(pci_scan_bus);

2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461
/**
 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
 * @bridge: PCI bridge for the bus to scan
 *
 * Scan a PCI bus and child buses for new devices, add them,
 * and enable them, resizing bridge mmio/io resource if necessary
 * and possible.  The caller must ensure the child devices are already
 * removed for resizing to occur.
 *
 * Returns the max number of subordinate bus discovered.
 */
2462
unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475
{
	unsigned int max;
	struct pci_bus *bus = bridge->subordinate;

	max = pci_scan_child_bus(bus);

	pci_assign_unassigned_bridge_resources(bridge);

	pci_bus_add_devices(bus);

	return max;
}

2476 2477 2478 2479 2480 2481 2482 2483 2484
/**
 * pci_rescan_bus - scan a PCI bus for devices.
 * @bus: PCI bus to scan
 *
 * Scan a PCI bus and child buses for new devices, adds them,
 * and enables them.
 *
 * Returns the max number of subordinate bus discovered.
 */
2485
unsigned int pci_rescan_bus(struct pci_bus *bus)
2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496
{
	unsigned int max;

	max = pci_scan_child_bus(bus);
	pci_assign_unassigned_bus_resources(bus);
	pci_bus_add_devices(bus);

	return max;
}
EXPORT_SYMBOL_GPL(pci_rescan_bus);

2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
/*
 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
 * routines should always be executed under this mutex.
 */
static DEFINE_MUTEX(pci_rescan_remove_lock);

void pci_lock_rescan_remove(void)
{
	mutex_lock(&pci_rescan_remove_lock);
}
EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);

void pci_unlock_rescan_remove(void)
{
	mutex_unlock(&pci_rescan_remove_lock);
}
EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);

Ryan Desfosses's avatar
Ryan Desfosses committed
2515 2516
static int __init pci_sort_bf_cmp(const struct device *d_a,
				  const struct device *d_b)
2517
{
2518 2519 2520
	const struct pci_dev *a = to_pci_dev(d_a);
	const struct pci_dev *b = to_pci_dev(d_b);

2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
	if      (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
	else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return  1;

	if      (a->bus->number < b->bus->number) return -1;
	else if (a->bus->number > b->bus->number) return  1;

	if      (a->devfn < b->devfn) return -1;
	else if (a->devfn > b->devfn) return  1;

	return 0;
}

2533
void __init pci_sort_breadthfirst(void)
2534
{
2535
	bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
2536
}