sdhci.c 115 KB
Newer Older
1
// SPDX-License-Identifier: GPL-2.0-or-later
2
/*
3
 *  linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
4
 *
5
 *  Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
6
 *
7 8 9
 * Thanks to the following companies for their support:
 *
 *     - JMicron (hardware and technical support)
10 11 12
 */

#include <linux/delay.h>
13
#include <linux/ktime.h>
14
#include <linux/highmem.h>
15
#include <linux/io.h>
16
#include <linux/module.h>
17
#include <linux/dma-mapping.h>
18
#include <linux/slab.h>
19
#include <linux/scatterlist.h>
20
#include <linux/sizes.h>
21
#include <linux/swiotlb.h>
22
#include <linux/regulator/consumer.h>
23
#include <linux/pm_runtime.h>
24
#include <linux/of.h>
25

26 27
#include <linux/leds.h>

28
#include <linux/mmc/mmc.h>
29
#include <linux/mmc/host.h>
30
#include <linux/mmc/card.h>
31
#include <linux/mmc/sdio.h>
32
#include <linux/mmc/slot-gpio.h>
33 34 35 36 37 38

#include "sdhci.h"

#define DRIVER_NAME "sdhci"

#define DBG(f, x...) \
39
	pr_debug("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)
40

41 42 43
#define SDHCI_DUMP(f, x...) \
	pr_err("%s: " DRIVER_NAME ": " f, mmc_hostname(host->mmc), ## x)

44 45
#define MAX_TUNING_LOOP 40

46
static unsigned int debug_quirks = 0;
47
static unsigned int debug_quirks2;
48

49 50
static void sdhci_finish_data(struct sdhci_host *);

51
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
52

53
void sdhci_dumpregs(struct sdhci_host *host)
54
{
55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80
	SDHCI_DUMP("============ SDHCI REGISTER DUMP ===========\n");

	SDHCI_DUMP("Sys addr:  0x%08x | Version:  0x%08x\n",
		   sdhci_readl(host, SDHCI_DMA_ADDRESS),
		   sdhci_readw(host, SDHCI_HOST_VERSION));
	SDHCI_DUMP("Blk size:  0x%08x | Blk cnt:  0x%08x\n",
		   sdhci_readw(host, SDHCI_BLOCK_SIZE),
		   sdhci_readw(host, SDHCI_BLOCK_COUNT));
	SDHCI_DUMP("Argument:  0x%08x | Trn mode: 0x%08x\n",
		   sdhci_readl(host, SDHCI_ARGUMENT),
		   sdhci_readw(host, SDHCI_TRANSFER_MODE));
	SDHCI_DUMP("Present:   0x%08x | Host ctl: 0x%08x\n",
		   sdhci_readl(host, SDHCI_PRESENT_STATE),
		   sdhci_readb(host, SDHCI_HOST_CONTROL));
	SDHCI_DUMP("Power:     0x%08x | Blk gap:  0x%08x\n",
		   sdhci_readb(host, SDHCI_POWER_CONTROL),
		   sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
	SDHCI_DUMP("Wake-up:   0x%08x | Clock:    0x%08x\n",
		   sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
		   sdhci_readw(host, SDHCI_CLOCK_CONTROL));
	SDHCI_DUMP("Timeout:   0x%08x | Int stat: 0x%08x\n",
		   sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
		   sdhci_readl(host, SDHCI_INT_STATUS));
	SDHCI_DUMP("Int enab:  0x%08x | Sig enab: 0x%08x\n",
		   sdhci_readl(host, SDHCI_INT_ENABLE),
		   sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
81 82
	SDHCI_DUMP("ACmd stat: 0x%08x | Slot int: 0x%08x\n",
		   sdhci_readw(host, SDHCI_AUTO_CMD_STATUS),
83 84 85 86 87 88 89 90
		   sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
	SDHCI_DUMP("Caps:      0x%08x | Caps_1:   0x%08x\n",
		   sdhci_readl(host, SDHCI_CAPABILITIES),
		   sdhci_readl(host, SDHCI_CAPABILITIES_1));
	SDHCI_DUMP("Cmd:       0x%08x | Max curr: 0x%08x\n",
		   sdhci_readw(host, SDHCI_COMMAND),
		   sdhci_readl(host, SDHCI_MAX_CURRENT));
	SDHCI_DUMP("Resp[0]:   0x%08x | Resp[1]:  0x%08x\n",
91 92
		   sdhci_readl(host, SDHCI_RESPONSE),
		   sdhci_readl(host, SDHCI_RESPONSE + 4));
93
	SDHCI_DUMP("Resp[2]:   0x%08x | Resp[3]:  0x%08x\n",
94 95
		   sdhci_readl(host, SDHCI_RESPONSE + 8),
		   sdhci_readl(host, SDHCI_RESPONSE + 12));
96 97
	SDHCI_DUMP("Host ctl2: 0x%08x\n",
		   sdhci_readw(host, SDHCI_HOST_CONTROL2));
98

99
	if (host->flags & SDHCI_USE_ADMA) {
100 101 102 103 104 105 106 107 108 109
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS_HI),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		} else {
			SDHCI_DUMP("ADMA Err:  0x%08x | ADMA Ptr: 0x%08x\n",
				   sdhci_readl(host, SDHCI_ADMA_ERROR),
				   sdhci_readl(host, SDHCI_ADMA_ADDRESS));
		}
110
	}
111

112
	SDHCI_DUMP("============================================\n");
113
}
114
EXPORT_SYMBOL_GPL(sdhci_dumpregs);
115 116 117 118 119 120 121

/*****************************************************************************\
 *                                                                           *
 * Low level functions                                                       *
 *                                                                           *
\*****************************************************************************/

122 123 124 125
static void sdhci_do_enable_v4_mode(struct sdhci_host *host)
{
	u16 ctrl2;

126
	ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
127 128 129 130
	if (ctrl2 & SDHCI_CTRL_V4_MODE)
		return;

	ctrl2 |= SDHCI_CTRL_V4_MODE;
131
	sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
132 133 134 135 136 137 138 139 140 141 142 143 144
}

/*
 * This can be called before sdhci_add_host() by Vendor's host controller
 * driver to enable v4 mode if supported.
 */
void sdhci_enable_v4_mode(struct sdhci_host *host)
{
	host->v4_mode = true;
	sdhci_do_enable_v4_mode(host);
}
EXPORT_SYMBOL_GPL(sdhci_enable_v4_mode);

145 146 147 148 149
static inline bool sdhci_data_line_cmd(struct mmc_command *cmd)
{
	return cmd->data || cmd->flags & MMC_RSP_BUSY;
}

150 151
static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
{
152
	u32 present;
153

154
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
155
	    !mmc_card_is_removable(host->mmc))
156 157
		return;

158 159 160
	if (enable) {
		present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
161

162 163 164 165 166
		host->ier |= present ? SDHCI_INT_CARD_REMOVE :
				       SDHCI_INT_CARD_INSERT;
	} else {
		host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
	}
167 168 169

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
170 171 172 173 174 175 176 177 178 179 180 181
}

static void sdhci_enable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, true);
}

static void sdhci_disable_card_detection(struct sdhci_host *host)
{
	sdhci_set_card_detection(host, false);
}

182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197
static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
{
	if (host->bus_on)
		return;
	host->bus_on = true;
	pm_runtime_get_noresume(host->mmc->parent);
}

static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
{
	if (!host->bus_on)
		return;
	host->bus_on = false;
	pm_runtime_put_noidle(host->mmc->parent);
}

198
void sdhci_reset(struct sdhci_host *host, u8 mask)
199
{
200
	ktime_t timeout;
201

202
	sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
203

204
	if (mask & SDHCI_RESET_ALL) {
205
		host->clock = 0;
206 207 208 209
		/* Reset-all turns off SD Bus Power */
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
	}
210

211
	/* Wait max 100 ms */
212
	timeout = ktime_add_ms(ktime_get(), 100);
213 214

	/* hw clears the bit when it's done */
215 216 217 218 219 220
	while (1) {
		bool timedout = ktime_after(ktime_get(), timeout);

		if (!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask))
			break;
		if (timedout) {
221
			pr_err("%s: Reset 0x%x never completed.\n",
222 223 224 225
				mmc_hostname(host->mmc), (int)mask);
			sdhci_dumpregs(host);
			return;
		}
226
		udelay(10);
227
	}
228 229 230 231 232 233
}
EXPORT_SYMBOL_GPL(sdhci_reset);

static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
{
	if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
234 235 236
		struct mmc_host *mmc = host->mmc;

		if (!mmc->ops->get_cd(mmc))
237 238
			return;
	}
239

240
	host->ops->reset(host, mask);
241

242 243 244 245 246 247 248 249
	if (mask & SDHCI_RESET_ALL) {
		if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
			if (host->ops->enable_dma)
				host->ops->enable_dma(host);
		}

		/* Resetting the controller clears many */
		host->preset_enabled = false;
250
	}
251 252
}

253
static void sdhci_set_default_irqs(struct sdhci_host *host)
254
{
255 256 257 258 259 260
	host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
		    SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
		    SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
		    SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
		    SDHCI_INT_RESPONSE;

261 262 263 264
	if (host->tuning_mode == SDHCI_TUNING_MODE_2 ||
	    host->tuning_mode == SDHCI_TUNING_MODE_3)
		host->ier |= SDHCI_INT_RETUNE;

265 266
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
267 268
}

269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314
static void sdhci_config_dma(struct sdhci_host *host)
{
	u8 ctrl;
	u16 ctrl2;

	if (host->version < SDHCI_SPEC_200)
		return;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);

	/*
	 * Always adjust the DMA selection as some controllers
	 * (e.g. JMicron) can't do PIO properly when the selection
	 * is ADMA.
	 */
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
	if (!(host->flags & SDHCI_REQ_USE_DMA))
		goto out;

	/* Note if DMA Select is zero then SDMA is selected */
	if (host->flags & SDHCI_USE_ADMA)
		ctrl |= SDHCI_CTRL_ADMA32;

	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		/*
		 * If v4 mode, all supported DMA can be 64-bit addressing if
		 * controller supports 64-bit system address, otherwise only
		 * ADMA can support 64-bit addressing.
		 */
		if (host->v4_mode) {
			ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
			ctrl2 |= SDHCI_CTRL_64BIT_ADDR;
			sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);
		} else if (host->flags & SDHCI_USE_ADMA) {
			/*
			 * Don't need to undo SDHCI_CTRL_ADMA32 in order to
			 * set SDHCI_CTRL_ADMA64.
			 */
			ctrl |= SDHCI_CTRL_ADMA64;
		}
	}

out:
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}

315 316 317 318 319 320 321 322 323
static void sdhci_init(struct sdhci_host *host, int soft)
{
	struct mmc_host *mmc = host->mmc;

	if (soft)
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
	else
		sdhci_do_reset(host, SDHCI_RESET_ALL);

324 325 326
	if (host->v4_mode)
		sdhci_do_enable_v4_mode(host);

327
	sdhci_set_default_irqs(host);
328

329 330
	host->cqe_on = false;

331 332 333
	if (soft) {
		/* force clock reconfiguration */
		host->clock = 0;
334
		mmc->ops->set_ios(mmc, &mmc->ios);
335
	}
336
}
337

338 339
static void sdhci_reinit(struct sdhci_host *host)
{
340 341
	u32 cd = host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);

342
	sdhci_init(host, 0);
343
	sdhci_enable_card_detection(host);
344 345 346 347 348 349 350 351 352

	/*
	 * A change to the card detect bits indicates a change in present state,
	 * refer sdhci_set_card_detection(). A card detect interrupt might have
	 * been missed while the host controller was being reset, so trigger a
	 * rescan to check.
	 */
	if (cd != (host->ier & (SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT)))
		mmc_detect_change(host->mmc, msecs_to_jiffies(200));
353 354
}

355
static void __sdhci_led_activate(struct sdhci_host *host)
356 357 358
{
	u8 ctrl;

359 360 361
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return;

362
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
363
	ctrl |= SDHCI_CTRL_LED;
364
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
365 366
}

367
static void __sdhci_led_deactivate(struct sdhci_host *host)
368 369 370
{
	u8 ctrl;

371 372 373
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return;

374
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
375
	ctrl &= ~SDHCI_CTRL_LED;
376
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
377 378
}

379
#if IS_REACHABLE(CONFIG_LEDS_CLASS)
380
static void sdhci_led_control(struct led_classdev *led,
381
			      enum led_brightness brightness)
382 383 384 385 386 387
{
	struct sdhci_host *host = container_of(led, struct sdhci_host, led);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

388 389 390
	if (host->runtime_suspended)
		goto out;

391
	if (brightness == LED_OFF)
392
		__sdhci_led_deactivate(host);
393
	else
394
		__sdhci_led_activate(host);
395
out:
396 397
	spin_unlock_irqrestore(&host->lock, flags);
}
398 399 400 401 402

static int sdhci_led_register(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

403 404 405
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return 0;

406 407 408 409 410 411 412 413 414 415 416 417 418
	snprintf(host->led_name, sizeof(host->led_name),
		 "%s::", mmc_hostname(mmc));

	host->led.name = host->led_name;
	host->led.brightness = LED_OFF;
	host->led.default_trigger = mmc_hostname(mmc);
	host->led.brightness_set = sdhci_led_control;

	return led_classdev_register(mmc_dev(mmc), &host->led);
}

static void sdhci_led_unregister(struct sdhci_host *host)
{
419 420 421
	if (host->quirks & SDHCI_QUIRK_NO_LED)
		return;

422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453
	led_classdev_unregister(&host->led);
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
}

#else

static inline int sdhci_led_register(struct sdhci_host *host)
{
	return 0;
}

static inline void sdhci_led_unregister(struct sdhci_host *host)
{
}

static inline void sdhci_led_activate(struct sdhci_host *host)
{
	__sdhci_led_activate(host);
}

static inline void sdhci_led_deactivate(struct sdhci_host *host)
{
	__sdhci_led_deactivate(host);
}

454 455
#endif

456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
static void sdhci_mod_timer(struct sdhci_host *host, struct mmc_request *mrq,
			    unsigned long timeout)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		mod_timer(&host->data_timer, timeout);
	else
		mod_timer(&host->timer, timeout);
}

static void sdhci_del_timer(struct sdhci_host *host, struct mmc_request *mrq)
{
	if (sdhci_data_line_cmd(mrq->cmd))
		del_timer(&host->data_timer);
	else
		del_timer(&host->timer);
}

static inline bool sdhci_has_requests(struct sdhci_host *host)
{
	return host->cmd || host->data_cmd;
}

478 479 480 481 482 483
/*****************************************************************************\
 *                                                                           *
 * Core functions                                                            *
 *                                                                           *
\*****************************************************************************/

Pierre Ossman's avatar
Pierre Ossman committed
484
static void sdhci_read_block_pio(struct sdhci_host *host)
485
{
486 487
	unsigned long flags;
	size_t blksize, len, chunk;
488
	u32 uninitialized_var(scratch);
489
	u8 *buf;
490

Pierre Ossman's avatar
Pierre Ossman committed
491
	DBG("PIO reading\n");
492

Pierre Ossman's avatar
Pierre Ossman committed
493
	blksize = host->data->blksz;
494
	chunk = 0;
495

496
	local_irq_save(flags);
497

Pierre Ossman's avatar
Pierre Ossman committed
498
	while (blksize) {
499
		BUG_ON(!sg_miter_next(&host->sg_miter));
500

501
		len = min(host->sg_miter.length, blksize);
502

503 504
		blksize -= len;
		host->sg_miter.consumed = len;
505

506
		buf = host->sg_miter.addr;
507

508 509
		while (len) {
			if (chunk == 0) {
510
				scratch = sdhci_readl(host, SDHCI_BUFFER);
511
				chunk = 4;
Pierre Ossman's avatar
Pierre Ossman committed
512
			}
513 514 515 516 517 518 519

			*buf = scratch & 0xFF;

			buf++;
			scratch >>= 8;
			chunk--;
			len--;
520
		}
Pierre Ossman's avatar
Pierre Ossman committed
521
	}
522 523 524 525

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
Pierre Ossman's avatar
Pierre Ossman committed
526
}
527

Pierre Ossman's avatar
Pierre Ossman committed
528 529
static void sdhci_write_block_pio(struct sdhci_host *host)
{
530 531 532 533
	unsigned long flags;
	size_t blksize, len, chunk;
	u32 scratch;
	u8 *buf;
534

Pierre Ossman's avatar
Pierre Ossman committed
535 536 537
	DBG("PIO writing\n");

	blksize = host->data->blksz;
538 539
	chunk = 0;
	scratch = 0;
540

541
	local_irq_save(flags);
542

Pierre Ossman's avatar
Pierre Ossman committed
543
	while (blksize) {
544
		BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossman's avatar
Pierre Ossman committed
545

546 547 548 549 550 551
		len = min(host->sg_miter.length, blksize);

		blksize -= len;
		host->sg_miter.consumed = len;

		buf = host->sg_miter.addr;
552

553 554 555 556 557 558 559 560
		while (len) {
			scratch |= (u32)*buf << (chunk * 8);

			buf++;
			chunk++;
			len--;

			if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
561
				sdhci_writel(host, scratch, SDHCI_BUFFER);
562 563
				chunk = 0;
				scratch = 0;
564 565 566
			}
		}
	}
567 568 569 570

	sg_miter_stop(&host->sg_miter);

	local_irq_restore(flags);
Pierre Ossman's avatar
Pierre Ossman committed
571 572 573 574 575 576
}

static void sdhci_transfer_pio(struct sdhci_host *host)
{
	u32 mask;

577
	if (host->blocks == 0)
Pierre Ossman's avatar
Pierre Ossman committed
578 579 580 581 582 583 584
		return;

	if (host->data->flags & MMC_DATA_READ)
		mask = SDHCI_DATA_AVAILABLE;
	else
		mask = SDHCI_SPACE_AVAILABLE;

585 586 587 588 589 590 591 592 593
	/*
	 * Some controllers (JMicron JMB38x) mess up the buffer bits
	 * for transfers < 4 bytes. As long as it is just one block,
	 * we can ignore the bits.
	 */
	if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
		(host->data->blocks == 1))
		mask = ~0;

594
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
595 596 597
		if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
			udelay(100);

Pierre Ossman's avatar
Pierre Ossman committed
598 599 600 601
		if (host->data->flags & MMC_DATA_READ)
			sdhci_read_block_pio(host);
		else
			sdhci_write_block_pio(host);
602

603 604
		host->blocks--;
		if (host->blocks == 0)
Pierre Ossman's avatar
Pierre Ossman committed
605 606
			break;
	}
607

Pierre Ossman's avatar
Pierre Ossman committed
608
	DBG("PIO transfer complete.\n");
609 610
}

611
static int sdhci_pre_dma_transfer(struct sdhci_host *host,
612
				  struct mmc_data *data, int cookie)
613 614 615
{
	int sg_count;

616 617 618 619 620
	/*
	 * If the data buffers are already mapped, return the previous
	 * dma_map_sg() result.
	 */
	if (data->host_cookie == COOKIE_PRE_MAPPED)
621 622
		return data->sg_count;

623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651
	/* Bounce write requests to the bounce buffer */
	if (host->bounce_buffer) {
		unsigned int length = data->blksz * data->blocks;

		if (length > host->bounce_buffer_size) {
			pr_err("%s: asked for transfer of %u bytes exceeds bounce buffer %u bytes\n",
			       mmc_hostname(host->mmc), length,
			       host->bounce_buffer_size);
			return -EIO;
		}
		if (mmc_get_dma_dir(data) == DMA_TO_DEVICE) {
			/* Copy the data to the bounce buffer */
			sg_copy_to_buffer(data->sg, data->sg_len,
					  host->bounce_buffer,
					  length);
		}
		/* Switch ownership to the DMA */
		dma_sync_single_for_device(host->mmc->parent,
					   host->bounce_addr,
					   host->bounce_buffer_size,
					   mmc_get_dma_dir(data));
		/* Just a dummy value */
		sg_count = 1;
	} else {
		/* Just access the data directly from memory */
		sg_count = dma_map_sg(mmc_dev(host->mmc),
				      data->sg, data->sg_len,
				      mmc_get_dma_dir(data));
	}
652 653 654 655 656

	if (sg_count == 0)
		return -ENOSPC;

	data->sg_count = sg_count;
657
	data->host_cookie = cookie;
658 659 660 661

	return sg_count;
}

662 663 664
static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
{
	local_irq_save(*flags);
665
	return kmap_atomic(sg_page(sg)) + sg->offset;
666 667 668 669
}

static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
{
670
	kunmap_atomic(buffer);
671 672 673
	local_irq_restore(*flags);
}

674 675
void sdhci_adma_write_desc(struct sdhci_host *host, void **desc,
			   dma_addr_t addr, int len, unsigned int cmd)
676
{
677
	struct sdhci_adma2_64_desc *dma_desc = *desc;
678

679
	/* 32-bit and 64-bit descriptors have these members in same position */
680 681
	dma_desc->cmd = cpu_to_le16(cmd);
	dma_desc->len = cpu_to_le16(len);
682
	dma_desc->addr_lo = cpu_to_le32(lower_32_bits(addr));
683 684

	if (host->flags & SDHCI_USE_64_BIT_DMA)
685
		dma_desc->addr_hi = cpu_to_le32(upper_32_bits(addr));
686 687 688 689 690 691 692 693 694 695 696

	*desc += host->desc_sz;
}
EXPORT_SYMBOL_GPL(sdhci_adma_write_desc);

static inline void __sdhci_adma_write_desc(struct sdhci_host *host,
					   void **desc, dma_addr_t addr,
					   int len, unsigned int cmd)
{
	if (host->ops->adma_write_desc)
		host->ops->adma_write_desc(host, desc, addr, len, cmd);
697 698
	else
		sdhci_adma_write_desc(host, desc, addr, len, cmd);
699 700
}

701 702
static void sdhci_adma_mark_end(void *desc)
{
703
	struct sdhci_adma2_64_desc *dma_desc = desc;
704

705
	/* 32-bit and 64-bit descriptors have 'cmd' in same position */
706
	dma_desc->cmd |= cpu_to_le16(ADMA2_END);
707 708
}

709 710
static void sdhci_adma_table_pre(struct sdhci_host *host,
	struct mmc_data *data, int sg_count)
711 712 713
{
	struct scatterlist *sg;
	unsigned long flags;
714 715 716 717
	dma_addr_t addr, align_addr;
	void *desc, *align;
	char *buffer;
	int len, offset, i;
718 719 720 721 722 723

	/*
	 * The spec does not specify endianness of descriptor table.
	 * We currently guess that it is LE.
	 */

724
	host->sg_count = sg_count;
725

726
	desc = host->adma_table;
727 728 729 730 731 732 733 734 735
	align = host->align_buffer;

	align_addr = host->align_addr;

	for_each_sg(data->sg, sg, host->sg_count, i) {
		addr = sg_dma_address(sg);
		len = sg_dma_len(sg);

		/*
736 737 738
		 * The SDHCI specification states that ADMA addresses must
		 * be 32-bit aligned. If they aren't, then we use a bounce
		 * buffer for the (up to three) bytes that screw up the
739 740
		 * alignment.
		 */
741 742
		offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
			 SDHCI_ADMA2_MASK;
743 744 745 746 747 748 749
		if (offset) {
			if (data->flags & MMC_DATA_WRITE) {
				buffer = sdhci_kmap_atomic(sg, &flags);
				memcpy(align, buffer, offset);
				sdhci_kunmap_atomic(buffer, &flags);
			}

750
			/* tran, valid */
751 752
			__sdhci_adma_write_desc(host, &desc, align_addr,
						offset, ADMA2_TRAN_VALID);
753 754 755

			BUG_ON(offset > 65536);

756 757
			align += SDHCI_ADMA2_ALIGN;
			align_addr += SDHCI_ADMA2_ALIGN;
758 759 760 761 762 763 764

			addr += offset;
			len -= offset;
		}

		BUG_ON(len > 65536);

765 766 767 768
		/* tran, valid */
		if (len)
			__sdhci_adma_write_desc(host, &desc, addr, len,
						ADMA2_TRAN_VALID);
769 770 771 772 773

		/*
		 * If this triggers then we have a calculation bug
		 * somewhere. :/
		 */
774
		WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
775 776
	}

777
	if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
778
		/* Mark the last descriptor as the terminating descriptor */
779
		if (desc != host->adma_table) {
780
			desc -= host->desc_sz;
781
			sdhci_adma_mark_end(desc);
782 783
		}
	} else {
784
		/* Add a terminating entry - nop, end, valid */
785
		__sdhci_adma_write_desc(host, &desc, 0, 0, ADMA2_NOP_END_VALID);
786
	}
787 788 789 790 791 792 793
}

static void sdhci_adma_table_post(struct sdhci_host *host,
	struct mmc_data *data)
{
	struct scatterlist *sg;
	int i, size;
794
	void *align;
795 796 797
	char *buffer;
	unsigned long flags;

798 799
	if (data->flags & MMC_DATA_READ) {
		bool has_unaligned = false;
800

801 802 803 804 805 806
		/* Do a quick scan of the SG list for any unaligned mappings */
		for_each_sg(data->sg, sg, host->sg_count, i)
			if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
				has_unaligned = true;
				break;
			}
807

808 809
		if (has_unaligned) {
			dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
810
					    data->sg_len, DMA_FROM_DEVICE);
811

812
			align = host->align_buffer;
813

814 815 816 817 818 819 820 821
			for_each_sg(data->sg, sg, host->sg_count, i) {
				if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
					size = SDHCI_ADMA2_ALIGN -
					       (sg_dma_address(sg) & SDHCI_ADMA2_MASK);

					buffer = sdhci_kmap_atomic(sg, &flags);
					memcpy(buffer, align, size);
					sdhci_kunmap_atomic(buffer, &flags);
822

823 824
					align += SDHCI_ADMA2_ALIGN;
				}
825 826 827 828 829
			}
		}
	}
}

830 831 832 833 834 835 836
static void sdhci_set_adma_addr(struct sdhci_host *host, dma_addr_t addr)
{
	sdhci_writel(host, lower_32_bits(addr), SDHCI_ADMA_ADDRESS);
	if (host->flags & SDHCI_USE_64_BIT_DMA)
		sdhci_writel(host, upper_32_bits(addr), SDHCI_ADMA_ADDRESS_HI);
}

837
static dma_addr_t sdhci_sdma_address(struct sdhci_host *host)
838 839 840 841 842 843 844
{
	if (host->bounce_buffer)
		return host->bounce_addr;
	else
		return sg_dma_address(host->data->sg);
}

845 846
static void sdhci_set_sdma_addr(struct sdhci_host *host, dma_addr_t addr)
{
847 848 849
	if (host->v4_mode)
		sdhci_set_adma_addr(host, addr);
	else
850 851 852
		sdhci_writel(host, addr, SDHCI_DMA_ADDRESS);
}

853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
static unsigned int sdhci_target_timeout(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 struct mmc_data *data)
{
	unsigned int target_timeout;

	/* timeout in us */
	if (!data) {
		target_timeout = cmd->busy_timeout * 1000;
	} else {
		target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
		if (host->clock && data->timeout_clks) {
			unsigned long long val;

			/*
			 * data->timeout_clks is in units of clock cycles.
			 * host->clock is in Hz.  target_timeout is in us.
			 * Hence, us = 1000000 * cycles / Hz.  Round up.
			 */
			val = 1000000ULL * data->timeout_clks;
			if (do_div(val, host->clock))
				target_timeout++;
			target_timeout += val;
		}
	}

	return target_timeout;
}

882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
static void sdhci_calc_sw_timeout(struct sdhci_host *host,
				  struct mmc_command *cmd)
{
	struct mmc_data *data = cmd->data;
	struct mmc_host *mmc = host->mmc;
	struct mmc_ios *ios = &mmc->ios;
	unsigned char bus_width = 1 << ios->bus_width;
	unsigned int blksz;
	unsigned int freq;
	u64 target_timeout;
	u64 transfer_time;

	target_timeout = sdhci_target_timeout(host, cmd, data);
	target_timeout *= NSEC_PER_USEC;

	if (data) {
		blksz = data->blksz;
		freq = host->mmc->actual_clock ? : host->clock;
		transfer_time = (u64)blksz * NSEC_PER_SEC * (8 / bus_width);
		do_div(transfer_time, freq);
		/* multiply by '2' to account for any unknowns */
		transfer_time = transfer_time * 2;
		/* calculate timeout for the entire data */
		host->data_timeout = data->blocks * target_timeout +
				     transfer_time;
	} else {
		host->data_timeout = target_timeout;
	}

	if (host->data_timeout)
		host->data_timeout += MMC_CMD_TRANSFER_TIME;
}

915 916
static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd,
			     bool *too_big)
917
{
918
	u8 count;
919
	struct mmc_data *data;
920
	unsigned target_timeout, current_timeout;
921

922 923
	*too_big = true;

924 925 926 927 928 929
	/*
	 * If the host controller provides us with an incorrect timeout
	 * value, just skip the check and use 0xE.  The hardware may take
	 * longer to time out, but that's much better than having a too-short
	 * timeout value.
	 */
930
	if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
931
		return 0xE;
932

933 934 935 936 937
	/* Unspecified command, asume max */
	if (cmd == NULL)
		return 0xE;

	data = cmd->data;
938
	/* Unspecified timeout, assume max */
939
	if (!data && !cmd->busy_timeout)
940
		return 0xE;
941

942
	/* timeout in us */
943
	target_timeout = sdhci_target_timeout(host, cmd, data);
944

945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964
	/*
	 * Figure out needed cycles.
	 * We do this in steps in order to fit inside a 32 bit int.
	 * The first step is the minimum timeout, which will have a
	 * minimum resolution of 6 bits:
	 * (1) 2^13*1000 > 2^22,
	 * (2) host->timeout_clk < 2^16
	 *     =>
	 *     (1) / (2) > 2^6
	 */
	count = 0;
	current_timeout = (1 << 13) * 1000 / host->timeout_clk;
	while (current_timeout < target_timeout) {
		count++;
		current_timeout <<= 1;
		if (count >= 0xF)
			break;
	}

	if (count >= 0xF) {
965 966 967
		if (!(host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT))
			DBG("Too large timeout 0x%x requested for CMD%d!\n",
			    count, cmd->opcode);
968
		count = 0xE;
969 970
	} else {
		*too_big = false;
971 972
	}

973 974 975
	return count;
}

976 977 978 979 980 981
static void sdhci_set_transfer_irqs(struct sdhci_host *host)
{
	u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
	u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;

	if (host->flags & SDHCI_REQ_USE_DMA)
982
		host->ier = (host->ier & ~pio_irqs) | dma_irqs;
983
	else
984 985
		host->ier = (host->ier & ~dma_irqs) | pio_irqs;

986 987 988 989 990
	if (host->flags & (SDHCI_AUTO_CMD23 | SDHCI_AUTO_CMD12))
		host->ier |= SDHCI_INT_AUTO_CMD_ERR;
	else
		host->ier &= ~SDHCI_INT_AUTO_CMD_ERR;

991 992
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
993 994
}

995 996 997 998 999 1000 1001 1002 1003 1004
static void sdhci_set_data_timeout_irq(struct sdhci_host *host, bool enable)
{
	if (enable)
		host->ier |= SDHCI_INT_DATA_TIMEOUT;
	else
		host->ier &= ~SDHCI_INT_DATA_TIMEOUT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}

1005
static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
1006 1007
{
	u8 count;
1008 1009 1010 1011

	if (host->ops->set_timeout) {
		host->ops->set_timeout(host, cmd);
	} else {
1012 1013 1014 1015 1016 1017
		bool too_big = false;

		count = sdhci_calc_timeout(host, cmd, &too_big);

		if (too_big &&
		    host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT) {
1018
			sdhci_calc_sw_timeout(host, cmd);
1019 1020 1021 1022 1023
			sdhci_set_data_timeout_irq(host, false);
		} else if (!(host->ier & SDHCI_INT_DATA_TIMEOUT)) {
			sdhci_set_data_timeout_irq(host, true);
		}

1024 1025 1026 1027 1028 1029
		sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
	}
}

static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
{
1030
	struct mmc_data *data = cmd->data;
1031

1032 1033
	host->data_timeout = 0;

1034
	if (sdhci_data_line_cmd(cmd))
1035
		sdhci_set_timeout(host, cmd);
1036 1037

	if (!data)
1038 1039
		return;

1040 1041
	WARN_ON(host->data);

1042 1043 1044 1045 1046 1047 1048
	/* Sanity checks */
	BUG_ON(data->blksz * data->blocks > 524288);
	BUG_ON(data->blksz > host->mmc->max_blk_size);
	BUG_ON(data->blocks > 65535);

	host->data = data;
	host->data_early = 0;
1049
	host->data->bytes_xfered = 0;
1050

1051
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
1052
		struct scatterlist *sg;
1053
		unsigned int length_mask, offset_mask;
1054
		int i;
1055

1056 1057 1058 1059 1060 1061 1062 1063 1064
		host->flags |= SDHCI_REQ_USE_DMA;

		/*
		 * FIXME: This doesn't account for merging when mapping the
		 * scatterlist.
		 *
		 * The assumption here being that alignment and lengths are
		 * the same after DMA mapping to device address space.
		 */
1065
		length_mask = 0;
1066
		offset_mask = 0;
1067
		if (host->flags & SDHCI_USE_ADMA) {
1068
			if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
1069
				length_mask = 3;
1070 1071 1072 1073 1074 1075 1076
				/*
				 * As we use up to 3 byte chunks to work
				 * around alignment problems, we need to
				 * check the offset as well.
				 */
				offset_mask = 3;
			}
1077 1078
		} else {
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
1079
				length_mask = 3;
1080 1081
			if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
				offset_mask = 3;
1082 1083
		}

1084
		if (unlikely(length_mask | offset_mask)) {
1085
			for_each_sg(data->sg, sg, data->sg_len, i) {
1086
				if (sg->length & length_mask) {
1087
					DBG("Reverting to PIO because of transfer size (%d)\n",
1088
					    sg->length);
1089 1090 1091
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
1092
				if (sg->offset & offset_mask) {
1093
					DBG("Reverting to PIO because of bad alignment\n");
1094 1095 1096 1097 1098 1099 1100
					host->flags &= ~SDHCI_REQ_USE_DMA;
					break;
				}
			}
		}
	}

1101
	if (host->flags & SDHCI_REQ_USE_DMA) {
1102
		int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
1103 1104 1105 1106 1107 1108 1109 1110 1111 1112

		if (sg_cnt <= 0) {
			/*
			 * This only happens when someone fed
			 * us an invalid request.
			 */
			WARN_ON(1);
			host->flags &= ~SDHCI_REQ_USE_DMA;
		} else if (host->flags & SDHCI_USE_ADMA) {
			sdhci_adma_table_pre(host, data, sg_cnt);
1113
			sdhci_set_adma_addr(host, host->adma_addr);
1114
		} else {
1115
			WARN_ON(sg_cnt != 1);
1116
			sdhci_set_sdma_addr(host, sdhci_sdma_address(host));
1117 1118 1119
		}
	}

1120
	sdhci_config_dma(host);
1121

1122
	if (!(host->flags & SDHCI_REQ_USE_DMA)) {
1123 1124 1125 1126 1127 1128 1129 1130
		int flags;

		flags = SG_MITER_ATOMIC;
		if (host->data->flags & MMC_DATA_READ)
			flags |= SG_MITER_TO_SG;
		else
			flags |= SG_MITER_FROM_SG;
		sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
1131
		host->blocks = data->blocks;
1132
	}
1133

1134 1135
	sdhci_set_transfer_irqs(host);

1136
	/* Set the DMA boundary value and block size */
1137 1138
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, data->blksz),
		     SDHCI_BLOCK_SIZE);
1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151

	/*
	 * For Version 4.10 onwards, if v4 mode is enabled, 32-bit Block Count
	 * can be supported, in that case 16-bit block count register must be 0.
	 */
	if (host->version >= SDHCI_SPEC_410 && host->v4_mode &&
	    (host->quirks2 & SDHCI_QUIRK2_USE_32BIT_BLK_CNT)) {
		if (sdhci_readw(host, SDHCI_BLOCK_COUNT))
			sdhci_writew(host, 0, SDHCI_BLOCK_COUNT);
		sdhci_writew(host, data->blocks, SDHCI_32BIT_BLK_CNT);
	} else {
		sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
	}
1152 1153
}

1154 1155 1156
static inline bool sdhci_auto_cmd12(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
1157 1158
	return !mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
	       !mrq->cap_cmd_during_tfr;
1159 1160
}

1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
static inline void sdhci_auto_cmd_select(struct sdhci_host *host,
					 struct mmc_command *cmd,
					 u16 *mode)
{
	bool use_cmd12 = sdhci_auto_cmd12(host, cmd->mrq) &&
			 (cmd->opcode != SD_IO_RW_EXTENDED);
	bool use_cmd23 = cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23);
	u16 ctrl2;

	/*
	 * In case of Version 4.10 or later, use of 'Auto CMD Auto
	 * Select' is recommended rather than use of 'Auto CMD12
	 * Enable' or 'Auto CMD23 Enable'.
	 */
	if (host->version >= SDHCI_SPEC_410 && (use_cmd12 || use_cmd23)) {
		*mode |= SDHCI_TRNS_AUTO_SEL;

		ctrl2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (use_cmd23)
			ctrl2 |= SDHCI_CMD23_ENABLE;
		else
			ctrl2 &= ~SDHCI_CMD23_ENABLE;
		sdhci_writew(host, ctrl2, SDHCI_HOST_CONTROL2);

		return;
	}

	/*
	 * If we are sending CMD23, CMD12 never gets sent
	 * on successful completion (so no Auto-CMD12).
	 */
	if (use_cmd12)
		*mode |= SDHCI_TRNS_AUTO_CMD12;
	else if (use_cmd23)
		*mode |= SDHCI_TRNS_AUTO_CMD23;
}

1198
static void sdhci_set_transfer_mode(struct sdhci_host *host,
1199
	struct mmc_command *cmd)
1200
{
1201
	u16 mode = 0;
1202
	struct mmc_data *data = cmd->data;
1203

1204
	if (data == NULL) {
1205 1206
		if (host->quirks2 &
			SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
1207 1208 1209
			/* must not clear SDHCI_TRANSFER_MODE when tuning */
			if (cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200)
				sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
1210
		} else {
1211
		/* clear Auto CMD settings for no data CMDs */
1212 1213
			mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
			sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
1214
				SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
1215
		}
1216
		return;
1217
	}
1218

1219 1220
	WARN_ON(!host->data);

1221 1222 1223
	if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
		mode = SDHCI_TRNS_BLK_CNT_EN;

1224
	if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
1225
		mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
1226 1227
		sdhci_auto_cmd_select(host, cmd, &mode);
		if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23))
1228
			sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
1229
	}
1230

1231 1232
	if (data->flags & MMC_DATA_READ)
		mode |= SDHCI_TRNS_READ;
1233
	if (host->flags & SDHCI_REQ_USE_DMA)
1234 1235
		mode |= SDHCI_TRNS_DMA;

1236
	sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
1237 1238
}

1239 1240 1241 1242 1243
static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
{
	return (!(host->flags & SDHCI_DEVICE_DEAD) &&
		((mrq->cmd && mrq->cmd->error) ||
		 (mrq->sbc && mrq->sbc->error) ||
1244
		 (mrq->data && mrq->data->stop && mrq->data->stop->error) ||
1245 1246 1247
		 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
}

1248 1249 1250 1251
static void __sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
	int i;

1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263
	if (host->cmd && host->cmd->mrq == mrq)
		host->cmd = NULL;

	if (host->data_cmd && host->data_cmd->mrq == mrq)
		host->data_cmd = NULL;

	if (host->data && host->data->mrq == mrq)
		host->data = NULL;

	if (sdhci_needs_reset(host, mrq))
		host->pending_reset = true;

1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (host->mrqs_done[i] == mrq) {
			WARN_ON(1);
			return;
		}
	}

	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (!host->mrqs_done[i]) {
			host->mrqs_done[i] = mrq;
			break;
		}
	}

	WARN_ON(i >= SDHCI_MAX_MRQS);

1280 1281 1282 1283
	sdhci_del_timer(host, mrq);

	if (!sdhci_has_requests(host))
		sdhci_led_deactivate(host);
1284 1285
}

1286 1287
static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
{
1288
	__sdhci_finish_mrq(host, mrq);
1289

1290
	queue_work(host->complete_wq, &host->complete_work);
1291 1292
}

1293 1294
static void sdhci_finish_data(struct sdhci_host *host)
{
1295 1296
	struct mmc_command *data_cmd = host->data_cmd;
	struct mmc_data *data = host->data;
1297 1298

	host->data = NULL;
1299
	host->data_cmd = NULL;
1300

1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
	/*
	 * The controller needs a reset of internal state machines upon error
	 * conditions.
	 */
	if (data->error) {
		if (!host->cmd || host->cmd == data_cmd)
			sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

1311 1312 1313
	if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
	    (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
		sdhci_adma_table_post(host, data);
1314 1315

	/*
1316 1317 1318 1319 1320
	 * The specification states that the block count register must
	 * be updated, but it does not specify at what point in the
	 * data flow. That makes the register entirely useless to read
	 * back so we have to assume that nothing made it to the card
	 * in the event of an error.
1321
	 */
1322 1323
	if (data->error)
		data->bytes_xfered = 0;
1324
	else
1325
		data->bytes_xfered = data->blksz * data->blocks;
1326

1327 1328
	/*
	 * Need to send CMD12 if -
1329
	 * a) open-ended multiblock transfer not using auto CMD12 (no CMD23)
1330 1331 1332
	 * b) error in multiblock transfer
	 */
	if (data->stop &&
1333 1334
	    ((!data->mrq->sbc && !sdhci_auto_cmd12(host, data->mrq)) ||
	     data->error)) {
1335 1336 1337 1338 1339 1340
		/*
		 * 'cap_cmd_during_tfr' request must not use the command line
		 * after mmc_command_done() has been called. It is upper layer's
		 * responsibility to send the stop command if required.
		 */
		if (data->mrq->cap_cmd_during_tfr) {
1341
			__sdhci_finish_mrq(host, data->mrq);
1342 1343 1344 1345 1346
		} else {
			/* Avoid triggering warning in sdhci_send_command() */
			host->cmd = NULL;
			sdhci_send_command(host, data->stop);
		}
1347
	} else {
1348
		__sdhci_finish_mrq(host, data->mrq);
1349
	}
1350 1351
}

1352
void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
1353 1354
{
	int flags;
1355
	u32 mask;
1356
	unsigned long timeout;
1357 1358 1359

	WARN_ON(host->cmd);

1360 1361 1362
	/* Initially, a command has no error */
	cmd->error = 0;

1363 1364 1365 1366
	if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
	    cmd->opcode == MMC_STOP_TRANSMISSION)
		cmd->flags |= MMC_RSP_BUSY;

1367
	/* Wait max 10 ms */
1368
	timeout = 10;
1369 1370

	mask = SDHCI_CMD_INHIBIT;
1371
	if (sdhci_data_line_cmd(cmd))
1372 1373 1374 1375
		mask |= SDHCI_DATA_INHIBIT;

	/* We shouldn't wait for data inihibit for stop commands, even
	   though they might use busy signaling */
1376
	if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
1377 1378
		mask &= ~SDHCI_DATA_INHIBIT;

1379
	while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
1380
		if (timeout == 0) {
1381 1382
			pr_err("%s: Controller never released inhibit bit(s).\n",
			       mmc_hostname(host->mmc));
1383
			sdhci_dumpregs(host);
1384
			cmd->error = -EIO;
1385
			sdhci_finish_mrq(host, cmd->mrq);
1386 1387
			return;
		}
1388 1389 1390
		timeout--;
		mdelay(1);
	}
1391 1392

	host->cmd = cmd;
1393
	if (sdhci_data_line_cmd(cmd)) {
1394 1395 1396
		WARN_ON(host->data_cmd);
		host->data_cmd = cmd;
	}
1397

1398
	sdhci_prepare_data(host, cmd);
1399

1400
	sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
1401

1402
	sdhci_set_transfer_mode(host, cmd);
1403

1404
	if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
1405
		pr_err("%s: Unsupported response type!\n",
1406
			mmc_hostname(host->mmc));
1407
		cmd->error = -EINVAL;
1408
		sdhci_finish_mrq(host, cmd->mrq);
1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424
		return;
	}

	if (!(cmd->flags & MMC_RSP_PRESENT))
		flags = SDHCI_CMD_RESP_NONE;
	else if (cmd->flags & MMC_RSP_136)
		flags = SDHCI_CMD_RESP_LONG;
	else if (cmd->flags & MMC_RSP_BUSY)
		flags = SDHCI_CMD_RESP_SHORT_BUSY;
	else
		flags = SDHCI_CMD_RESP_SHORT;

	if (cmd->flags & MMC_RSP_CRC)
		flags |= SDHCI_CMD_CRC;
	if (cmd->flags & MMC_RSP_OPCODE)
		flags |= SDHCI_CMD_INDEX;
1425 1426

	/* CMD19 is special in that the Data Present Select should be set */
1427 1428
	if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
	    cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
1429 1430
		flags |= SDHCI_CMD_DATA;

1431 1432 1433 1434 1435 1436 1437 1438 1439
	timeout = jiffies;
	if (host->data_timeout)
		timeout += nsecs_to_jiffies(host->data_timeout);
	else if (!cmd->data && cmd->busy_timeout > 9000)
		timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
	else
		timeout += 10 * HZ;
	sdhci_mod_timer(host, cmd->mrq, timeout);

1440
	sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
1441
}
1442
EXPORT_SYMBOL_GPL(sdhci_send_command);
1443

1444 1445 1446 1447 1448 1449 1450 1451 1452
static void sdhci_read_rsp_136(struct sdhci_host *host, struct mmc_command *cmd)
{
	int i, reg;

	for (i = 0; i < 4; i++) {
		reg = SDHCI_RESPONSE + (3 - i) * 4;
		cmd->resp[i] = sdhci_readl(host, reg);
	}

1453 1454 1455
	if (host->quirks2 & SDHCI_QUIRK2_RSP_136_HAS_CRC)
		return;

1456 1457 1458 1459 1460 1461 1462 1463
	/* CRC is stripped so we need to do some shifting */
	for (i = 0; i < 4; i++) {
		cmd->resp[i] <<= 8;
		if (i != 3)
			cmd->resp[i] |= cmd->resp[i + 1] >> 24;
	}
}

1464 1465
static void sdhci_finish_command(struct sdhci_host *host)
{
1466
	struct mmc_command *cmd = host->cmd;
1467

1468 1469 1470 1471
	host->cmd = NULL;

	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
1472
			sdhci_read_rsp_136(host, cmd);
1473
		} else {
1474
			cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
1475 1476 1477
		}
	}

1478 1479 1480
	if (cmd->mrq->cap_cmd_during_tfr && cmd == cmd->mrq->cmd)
		mmc_command_done(host->mmc, cmd->mrq);

1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
	/*
	 * The host can send and interrupt when the busy state has
	 * ended, allowing us to wait without wasting CPU cycles.
	 * The busy signal uses DAT0 so this is similar to waiting
	 * for data to complete.
	 *
	 * Note: The 1.0 specification is a bit ambiguous about this
	 *       feature so there might be some problems with older
	 *       controllers.
	 */
1491 1492
	if (cmd->flags & MMC_RSP_BUSY) {
		if (cmd->data) {
1493 1494
			DBG("Cannot wait for busy signal when also doing a data transfer");
		} else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
1495 1496
			   cmd == host->data_cmd) {
			/* Command complete before busy is ended */
1497 1498 1499 1500
			return;
		}
	}

1501
	/* Finished CMD23, now send actual command. */
1502 1503
	if (cmd == cmd->mrq->sbc) {
		sdhci_send_command(host, cmd->mrq->cmd);
1504
	} else {
1505

1506 1507 1508
		/* Processed actual command. */
		if (host->data && host->data_early)
			sdhci_finish_data(host);
1509

1510
		if (!cmd->data)
1511
			__sdhci_finish_mrq(host, cmd->mrq);
1512
	}
1513 1514
}

1515 1516
static u16 sdhci_get_preset_value(struct sdhci_host *host)
{
1517
	u16 preset = 0;
1518

1519 1520
	switch (host->timing) {
	case MMC_TIMING_UHS_SDR12:
1521 1522
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
1523
	case MMC_TIMING_UHS_SDR25:
1524 1525
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
		break;
1526
	case MMC_TIMING_UHS_SDR50:
1527 1528
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
		break;
1529 1530
	case MMC_TIMING_UHS_SDR104:
	case MMC_TIMING_MMC_HS200:
1531 1532
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
		break;
1533
	case MMC_TIMING_UHS_DDR50:
1534
	case MMC_TIMING_MMC_DDR52:
1535 1536
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
		break;
1537 1538 1539
	case MMC_TIMING_MMC_HS400:
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
		break;
1540 1541 1542 1543 1544 1545 1546 1547 1548
	default:
		pr_warn("%s: Invalid UHS-I mode selected\n",
			mmc_hostname(host->mmc));
		preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
		break;
	}
	return preset;
}

1549 1550
u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
		   unsigned int *actual_clock)
1551
{
1552
	int div = 0; /* Initialized for compiler warning */
1553
	int real_div = div, clk_mul = 1;
1554
	u16 clk = 0;
1555
	bool switch_base_clk = false;
1556

1557
	if (host->version >= SDHCI_SPEC_300) {
1558
		if (host->preset_enabled) {
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575
			u16 pre_val;

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			pre_val = sdhci_get_preset_value(host);
			div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
				>> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
			if (host->clk_mul &&
				(pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div + 1;
				clk_mul = host->clk_mul;
			} else {
				real_div = max_t(int, 1, div << 1);
			}
			goto clock_set;
		}

1576 1577 1578 1579 1580
		/*
		 * Check if the Host Controller supports Programmable Clock
		 * Mode.
		 */
		if (host->clk_mul) {
1581 1582 1583 1584 1585
			for (div = 1; div <= 1024; div++) {
				if ((host->max_clk * host->clk_mul / div)
					<= clock)
					break;
			}
1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604
			if ((host->max_clk * host->clk_mul / div) <= clock) {
				/*
				 * Set Programmable Clock Mode in the Clock
				 * Control register.
				 */
				clk = SDHCI_PROG_CLOCK_MODE;
				real_div = div;
				clk_mul = host->clk_mul;
				div--;
			} else {
				/*
				 * Divisor can be too small to reach clock
				 * speed requirement. Then use the base clock.
				 */
				switch_base_clk = true;
			}
		}

		if (!host->clk_mul || switch_base_clk) {
1605 1606 1607 1608 1609 1610 1611 1612 1613
			/* Version 3.00 divisors must be a multiple of 2. */
			if (host->max_clk <= clock)
				div = 1;
			else {
				for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
				     div += 2) {
					if ((host->max_clk / div) <= clock)
						break;
				}
1614
			}
1615
			real_div = div;
1616
			div >>= 1;
1617 1618 1619
			if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
				&& !div && host->max_clk <= 25000000)
				div = 1;
1620 1621 1622
		}
	} else {
		/* Version 2.00 divisors must be a power of 2. */
1623
		for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
1624 1625 1626
			if ((host->max_clk / div) <= clock)
				break;
		}
1627
		real_div = div;
1628
		div >>= 1;
1629 1630
	}

1631
clock_set:
1632
	if (real_div)
1633
		*actual_clock = (host->max_clk * clk_mul) / real_div;
1634
	clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
1635 1636
	clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
		<< SDHCI_DIVIDER_HI_SHIFT;
1637 1638 1639 1640 1641

	return clk;
}
EXPORT_SYMBOL_GPL(sdhci_calc_clk);

1642
void sdhci_enable_clk(struct sdhci_host *host, u16 clk)
1643
{
1644
	ktime_t timeout;
1645

1646
	clk |= SDHCI_CLOCK_INT_EN;
1647
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1648

1649 1650
	/* Wait max 150 ms */
	timeout = ktime_add_ms(ktime_get(), 150);
1651 1652 1653 1654 1655 1656 1657
	while (1) {
		bool timedout = ktime_after(ktime_get(), timeout);

		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		if (clk & SDHCI_CLOCK_INT_STABLE)
			break;
		if (timedout) {
1658 1659
			pr_err("%s: Internal clock never stabilised.\n",
			       mmc_hostname(host->mmc));
1660 1661 1662
			sdhci_dumpregs(host);
			return;
		}
1663
		udelay(10);
1664
	}
1665

1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
	if (host->version >= SDHCI_SPEC_410 && host->v4_mode) {
		clk |= SDHCI_CLOCK_PLL_EN;
		clk &= ~SDHCI_CLOCK_INT_STABLE;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

		/* Wait max 150 ms */
		timeout = ktime_add_ms(ktime_get(), 150);
		while (1) {
			bool timedout = ktime_after(ktime_get(), timeout);

			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			if (clk & SDHCI_CLOCK_INT_STABLE)
				break;
			if (timedout) {
				pr_err("%s: PLL clock never stabilised.\n",
				       mmc_hostname(host->mmc));
				sdhci_dumpregs(host);
				return;
			}
			udelay(10);
		}
	}

1689
	clk |= SDHCI_CLOCK_CARD_EN;
1690
	sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1691
}
1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707
EXPORT_SYMBOL_GPL(sdhci_enable_clk);

void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
{
	u16 clk;

	host->mmc->actual_clock = 0;

	sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);

	if (clock == 0)
		return;

	clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
	sdhci_enable_clk(host, clk);
}
1708
EXPORT_SYMBOL_GPL(sdhci_set_clock);
1709

1710 1711
static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
				unsigned short vdd)
1712
{
1713
	struct mmc_host *mmc = host->mmc;
1714 1715 1716 1717 1718 1719 1720 1721 1722

	mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);

	if (mode != MMC_POWER_OFF)
		sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
	else
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
}

1723 1724
void sdhci_set_power_noreg(struct sdhci_host *host, unsigned char mode,
			   unsigned short vdd)
1725
{
1726
	u8 pwr = 0;
1727

1728 1729
	if (mode != MMC_POWER_OFF) {
		switch (1 << vdd) {
1730
		case MMC_VDD_165_195:
1731 1732 1733 1734 1735 1736 1737
		/*
		 * Without a regulator, SDHCI does not support 2.0v
		 * so we only get here if the driver deliberately
		 * added the 2.0v range to ocr_avail. Map it to 1.8v
		 * for the purpose of turning on the power.
		 */
		case MMC_VDD_20_21:
1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748
			pwr = SDHCI_POWER_180;
			break;
		case MMC_VDD_29_30:
		case MMC_VDD_30_31:
			pwr = SDHCI_POWER_300;
			break;
		case MMC_VDD_32_33:
		case MMC_VDD_33_34:
			pwr = SDHCI_POWER_330;
			break;
		default:
1749 1750 1751
			WARN(1, "%s: Invalid vdd %#x\n",
			     mmc_hostname(host->mmc), vdd);
			break;
1752 1753 1754 1755
		}
	}

	if (host->pwr == pwr)
1756
		return;
1757

1758 1759 1760
	host->pwr = pwr;

	if (pwr == 0) {
1761
		sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1762 1763
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_off(host);
1764 1765 1766 1767 1768 1769 1770
	} else {
		/*
		 * Spec says that we should clear the power reg before setting
		 * a new value. Some controllers don't seem to like this though.
		 */
		if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
			sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1771

1772 1773 1774 1775 1776 1777 1778
		/*
		 * At least the Marvell CaFe chip gets confused if we set the
		 * voltage and set turn on power at the same time, so set the
		 * voltage first.
		 */
		if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
			sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1779

1780
		pwr |= SDHCI_POWER_ON;
1781

1782
		sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1783

1784 1785
		if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
			sdhci_runtime_pm_bus_on(host);
1786

1787 1788 1789 1790 1791 1792 1793
		/*
		 * Some controllers need an extra 10ms delay of 10ms before
		 * they can apply clock after applying power
		 */
		if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
			mdelay(10);
	}
1794
}
1795
EXPORT_SYMBOL_GPL(sdhci_set_power_noreg);
1796

1797 1798
void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
		     unsigned short vdd)
1799
{
1800 1801
	if (IS_ERR(host->mmc->supply.vmmc))
		sdhci_set_power_noreg(host, mode, vdd);
1802
	else
1803
		sdhci_set_power_reg(host, mode, vdd);
1804
}
1805
EXPORT_SYMBOL_GPL(sdhci_set_power);
1806

1807 1808 1809 1810 1811 1812
/*****************************************************************************\
 *                                                                           *
 * MMC callbacks                                                             *
 *                                                                           *
\*****************************************************************************/

1813
void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1814 1815
{
	struct sdhci_host *host;
1816
	int present;
1817 1818 1819 1820
	unsigned long flags;

	host = mmc_priv(mmc);

1821
	/* Firstly check card presence */
1822
	present = mmc->ops->get_cd(mmc);
1823

1824 1825
	spin_lock_irqsave(&host->lock, flags);

1826
	sdhci_led_activate(host);
1827

1828
	if (!present || host->flags & SDHCI_DEVICE_DEAD) {
1829
		mrq->cmd->error = -ENOMEDIUM;
1830
		sdhci_finish_mrq(host, mrq);
1831
	} else {
1832
		if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
1833 1834 1835
			sdhci_send_command(host, mrq->sbc);
		else
			sdhci_send_command(host, mrq->cmd);
1836
	}
1837 1838 1839

	spin_unlock_irqrestore(&host->lock, flags);
}
1840
EXPORT_SYMBOL_GPL(sdhci_request);
1841

1842 1843 1844 1845 1846 1847 1848
void sdhci_set_bus_width(struct sdhci_host *host, int width)
{
	u8 ctrl;

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	if (width == MMC_BUS_WIDTH_8) {
		ctrl &= ~SDHCI_CTRL_4BITBUS;
1849
		ctrl |= SDHCI_CTRL_8BITBUS;
1850
	} else {
1851
		if (host->mmc->caps & MMC_CAP_8_BIT_DATA)
1852 1853 1854 1855 1856 1857 1858 1859 1860 1861
			ctrl &= ~SDHCI_CTRL_8BITBUS;
		if (width == MMC_BUS_WIDTH_4)
			ctrl |= SDHCI_CTRL_4BITBUS;
		else
			ctrl &= ~SDHCI_CTRL_4BITBUS;
	}
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
}
EXPORT_SYMBOL_GPL(sdhci_set_bus_width);

1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873
void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
{
	u16 ctrl_2;

	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	/* Select Bus Speed Mode for host */
	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
	if ((timing == MMC_TIMING_MMC_HS200) ||
	    (timing == MMC_TIMING_UHS_SDR104))
		ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
	else if (timing == MMC_TIMING_UHS_SDR12)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1874 1875 1876
	else if (timing == MMC_TIMING_SD_HS ||
		 timing == MMC_TIMING_MMC_HS ||
		 timing == MMC_TIMING_UHS_SDR25)
1877 1878 1879 1880 1881 1882
		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
	else if (timing == MMC_TIMING_UHS_SDR50)
		ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
	else if ((timing == MMC_TIMING_UHS_DDR50) ||
		 (timing == MMC_TIMING_MMC_DDR52))
		ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1883 1884
	else if (timing == MMC_TIMING_MMC_HS400)
		ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
1885 1886 1887 1888
	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
}
EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);

1889
void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1890
{
1891
	struct sdhci_host *host = mmc_priv(mmc);
1892 1893
	u8 ctrl;

1894 1895 1896
	if (ios->power_mode == MMC_POWER_UNDEFINED)
		return;

1897
	if (host->flags & SDHCI_DEVICE_DEAD) {
1898 1899
		if (!IS_ERR(mmc->supply.vmmc) &&
		    ios->power_mode == MMC_POWER_OFF)
1900
			mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1901 1902
		return;
	}
Pierre Ossman's avatar
Pierre Ossman committed
1903

1904 1905 1906 1907 1908
	/*
	 * Reset the chip on each power off.
	 * Should clear out any weird states.
	 */
	if (ios->power_mode == MMC_POWER_OFF) {
1909
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
1910
		sdhci_reinit(host);
1911 1912
	}

1913
	if (host->version >= SDHCI_SPEC_300 &&
1914 1915
		(ios->power_mode == MMC_POWER_UP) &&
		!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
1916 1917
		sdhci_enable_preset_value(host, false);

1918
	if (!ios->clock || ios->clock != host->clock) {
1919
		host->ops->set_clock(host, ios->clock);
1920
		host->clock = ios->clock;
1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932

		if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
		    host->clock) {
			host->timeout_clk = host->mmc->actual_clock ?
						host->mmc->actual_clock / 1000 :
						host->clock / 1000;
			host->mmc->max_busy_timeout =
				host->ops->get_max_timeout_count ?
				host->ops->get_max_timeout_count(host) :
				1 << 27;
			host->mmc->max_busy_timeout /= host->timeout_clk;
		}
1933
	}
1934

1935 1936 1937 1938
	if (host->ops->set_power)
		host->ops->set_power(host, ios->power_mode, ios->vdd);
	else
		sdhci_set_power(host, ios->power_mode, ios->vdd);
1939

1940 1941 1942
	if (host->ops->platform_send_init_74_clocks)
		host->ops->platform_send_init_74_clocks(host, ios->power_mode);

1943
	host->ops->set_bus_width(host, ios->bus_width);
1944

1945
	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1946

1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960
	if (!(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT)) {
		if (ios->timing == MMC_TIMING_SD_HS ||
		     ios->timing == MMC_TIMING_MMC_HS ||
		     ios->timing == MMC_TIMING_MMC_HS400 ||
		     ios->timing == MMC_TIMING_MMC_HS200 ||
		     ios->timing == MMC_TIMING_MMC_DDR52 ||
		     ios->timing == MMC_TIMING_UHS_SDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR104 ||
		     ios->timing == MMC_TIMING_UHS_DDR50 ||
		     ios->timing == MMC_TIMING_UHS_SDR25)
			ctrl |= SDHCI_CTRL_HISPD;
		else
			ctrl &= ~SDHCI_CTRL_HISPD;
	}
1961

1962
	if (host->version >= SDHCI_SPEC_300) {
1963 1964
		u16 clk, ctrl_2;

1965
		if (!host->preset_enabled) {
1966
			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1967 1968 1969 1970
			/*
			 * We only need to set Driver Strength if the
			 * preset value enable is not set.
			 */
1971
			ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1972 1973 1974
			ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
			if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1975 1976
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1977 1978
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1979 1980 1981
			else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
			else {
1982 1983
				pr_warn("%s: invalid driver type, default to driver type B\n",
					mmc_hostname(mmc));
1984 1985
				ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
			}
1986 1987

			sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003
		} else {
			/*
			 * According to SDHC Spec v3.00, if the Preset Value
			 * Enable in the Host Control 2 register is set, we
			 * need to reset SD Clock Enable before changing High
			 * Speed Enable to avoid generating clock gliches.
			 */

			/* Reset SD Clock Enable */
			clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
			clk &= ~SDHCI_CLOCK_CARD_EN;
			sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

			sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

			/* Re-enable SD Clock */
2004
			host->ops->set_clock(host, host->clock);
2005
		}
2006 2007 2008 2009 2010 2011

		/* Reset SD Clock Enable */
		clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
		clk &= ~SDHCI_CLOCK_CARD_EN;
		sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);

2012
		host->ops->set_uhs_signaling(host, ios->timing);
2013
		host->timing = ios->timing;
2014

2015 2016 2017 2018 2019
		if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
				((ios->timing == MMC_TIMING_UHS_SDR12) ||
				 (ios->timing == MMC_TIMING_UHS_SDR25) ||
				 (ios->timing == MMC_TIMING_UHS_SDR50) ||
				 (ios->timing == MMC_TIMING_UHS_SDR104) ||
2020 2021
				 (ios->timing == MMC_TIMING_UHS_DDR50) ||
				 (ios->timing == MMC_TIMING_MMC_DDR52))) {
2022 2023 2024 2025 2026 2027 2028 2029
			u16 preset;

			sdhci_enable_preset_value(host, true);
			preset = sdhci_get_preset_value(host);
			ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
				>> SDHCI_PRESET_DRV_SHIFT;
		}

2030
		/* Re-enable SD Clock */
2031
		host->ops->set_clock(host, host->clock);
2032 2033
	} else
		sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
2034

2035 2036 2037 2038 2039
	/*
	 * Some (ENE) controllers go apeshit on some ios operation,
	 * signalling timeout and CRC errors even on CMD0. Resetting
	 * it on each ios seems to solve the problem.
	 */
2040
	if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
2041
		sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
2042
}
2043
EXPORT_SYMBOL_GPL(sdhci_set_ios);
2044

2045
static int sdhci_get_cd(struct mmc_host *mmc)
2046 2047
{
	struct sdhci_host *host = mmc_priv(mmc);
2048
	int gpio_cd = mmc_gpio_get_cd(mmc);
2049 2050 2051 2052

	if (host->flags & SDHCI_DEVICE_DEAD)
		return 0;

2053
	/* If nonremovable, assume that the card is always present. */
2054
	if (!mmc_card_is_removable(host->mmc))
2055 2056
		return 1;

2057 2058 2059 2060
	/*
	 * Try slot gpio detect, if defined it take precedence
	 * over build in controller functionality
	 */
2061
	if (gpio_cd >= 0)
2062 2063
		return !!gpio_cd;

2064 2065 2066 2067
	/* If polling, assume that the card is always present. */
	if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
		return 1;

2068 2069 2070 2071
	/* Host native card detect */
	return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
}

2072
static int sdhci_check_ro(struct sdhci_host *host)
2073 2074
{
	unsigned long flags;
2075
	int is_readonly;
2076 2077 2078

	spin_lock_irqsave(&host->lock, flags);

Pierre Ossman's avatar
Pierre Ossman committed
2079
	if (host->flags & SDHCI_DEVICE_DEAD)
2080 2081 2082
		is_readonly = 0;
	else if (host->ops->get_ro)
		is_readonly = host->ops->get_ro(host);
2083 2084
	else if (mmc_can_gpio_ro(host->mmc))
		is_readonly = mmc_gpio_get_ro(host->mmc);
Pierre Ossman's avatar
Pierre Ossman committed
2085
	else
2086 2087
		is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
				& SDHCI_WRITE_PROTECT);
2088 2089 2090

	spin_unlock_irqrestore(&host->lock, flags);

2091 2092 2093
	/* This quirk needs to be replaced by a callback-function later */
	return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
		!is_readonly : is_readonly;
2094 2095
}

2096 2097
#define SAMPLE_COUNT	5

2098
static int sdhci_get_ro(struct mmc_host *mmc)
2099
{
2100
	struct sdhci_host *host = mmc_priv(mmc);
2101 2102 2103
	int i, ro_count;

	if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
2104
		return sdhci_check_ro(host);
2105 2106 2107

	ro_count = 0;
	for (i = 0; i < SAMPLE_COUNT; i++) {
2108
		if (sdhci_check_ro(host)) {
2109 2110 2111 2112 2113 2114 2115 2116
			if (++ro_count > SAMPLE_COUNT / 2)
				return 1;
		}
		msleep(30);
	}
	return 0;
}

2117 2118 2119 2120 2121 2122 2123 2124
static void sdhci_hw_reset(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);

	if (host->ops && host->ops->hw_reset)
		host->ops->hw_reset(host);
}

2125 2126
static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
{
2127
	if (!(host->flags & SDHCI_DEVICE_DEAD)) {
2128
		if (enable)
2129
			host->ier |= SDHCI_INT_CARD_INT;
2130
		else
2131 2132 2133 2134
			host->ier &= ~SDHCI_INT_CARD_INT;

		sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
		sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
2135
	}
2136 2137
}

2138
void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
2139 2140 2141
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
2142

2143 2144 2145
	if (enable)
		pm_runtime_get_noresume(host->mmc->parent);

2146 2147
	spin_lock_irqsave(&host->lock, flags);
	sdhci_enable_sdio_irq_nolock(host, enable);
2148
	spin_unlock_irqrestore(&host->lock, flags);
2149 2150 2151

	if (!enable)
		pm_runtime_put_noidle(host->mmc->parent);
2152
}
2153
EXPORT_SYMBOL_GPL(sdhci_enable_sdio_irq);
2154

2155 2156 2157 2158 2159 2160
static void sdhci_ack_sdio_irq(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
2161
	sdhci_enable_sdio_irq_nolock(host, true);
2162 2163 2164
	spin_unlock_irqrestore(&host->lock, flags);
}

2165 2166
int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
				      struct mmc_ios *ios)
2167
{
2168
	struct sdhci_host *host = mmc_priv(mmc);
2169
	u16 ctrl;
2170
	int ret;
2171

2172 2173 2174 2175 2176 2177
	/*
	 * Signal Voltage Switching is only applicable for Host Controllers
	 * v3.00 and above.
	 */
	if (host->version < SDHCI_SPEC_300)
		return 0;
2178

2179 2180
	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

2181
	switch (ios->signal_voltage) {
2182
	case MMC_SIGNAL_VOLTAGE_330:
2183 2184
		if (!(host->flags & SDHCI_SIGNALING_330))
			return -EINVAL;
2185 2186 2187
		/* Set 1.8V Signal Enable in the Host Control2 register to 0 */
		ctrl &= ~SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2188

2189
		if (!IS_ERR(mmc->supply.vqmmc)) {
2190
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2191
			if (ret) {
2192 2193
				pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
					mmc_hostname(mmc));
2194 2195 2196 2197 2198
				return -EIO;
			}
		}
		/* Wait for 5ms */
		usleep_range(5000, 5500);
2199

2200 2201 2202 2203
		/* 3.3V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_VDD_180))
			return 0;
2204

2205
		pr_warn("%s: 3.3V regulator output did not become stable\n",
2206
			mmc_hostname(mmc));
2207 2208 2209

		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_180:
2210 2211
		if (!(host->flags & SDHCI_SIGNALING_180))
			return -EINVAL;
2212
		if (!IS_ERR(mmc->supply.vqmmc)) {
2213
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2214
			if (ret) {
2215 2216
				pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
					mmc_hostname(mmc));
2217 2218 2219
				return -EIO;
			}
		}
2220 2221 2222 2223 2224

		/*
		 * Enable 1.8V Signal Enable in the Host Control2
		 * register
		 */
2225 2226
		ctrl |= SDHCI_CTRL_VDD_180;
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2227

2228 2229 2230 2231
		/* Some controller need to do more when switching */
		if (host->ops->voltage_switch)
			host->ops->voltage_switch(host);

2232 2233 2234 2235
		/* 1.8V regulator output should be stable within 5 ms */
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (ctrl & SDHCI_CTRL_VDD_180)
			return 0;
2236

2237
		pr_warn("%s: 1.8V regulator output did not become stable\n",
2238
			mmc_hostname(mmc));
2239

2240 2241
		return -EAGAIN;
	case MMC_SIGNAL_VOLTAGE_120:
2242 2243
		if (!(host->flags & SDHCI_SIGNALING_120))
			return -EINVAL;
2244
		if (!IS_ERR(mmc->supply.vqmmc)) {
2245
			ret = mmc_regulator_set_vqmmc(mmc, ios);
2246
			if (ret) {
2247 2248
				pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
					mmc_hostname(mmc));
2249
				return -EIO;
2250 2251
			}
		}
2252
		return 0;
2253
	default:
2254 2255
		/* No signal voltage switch required */
		return 0;
2256
	}
2257
}
2258
EXPORT_SYMBOL_GPL(sdhci_start_signal_voltage_switch);
2259

2260 2261 2262 2263 2264
static int sdhci_card_busy(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	u32 present_state;

2265
	/* Check whether DAT[0] is 0 */
2266 2267
	present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);

2268
	return !(present_state & SDHCI_DATA_0_LVL_MASK);
2269 2270
}

2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282
static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);
	host->flags |= SDHCI_HS400_TUNING;
	spin_unlock_irqrestore(&host->lock, flags);

	return 0;
}

2283
void sdhci_start_tuning(struct sdhci_host *host)
2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl |= SDHCI_CTRL_EXEC_TUNING;
	if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
		ctrl |= SDHCI_CTRL_TUNED_CLK;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);

	/*
	 * As per the Host Controller spec v3.00, tuning command
	 * generates Buffer Read Ready interrupt, so enable that.
	 *
	 * Note: The spec clearly says that when tuning sequence
	 * is being performed, the controller does not generate
	 * interrupts other than Buffer Read Ready interrupt. But
	 * to make sure we don't hit a controller bug, we _only_
	 * enable Buffer Read Ready interrupt here.
	 */
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
	sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
}
2306
EXPORT_SYMBOL_GPL(sdhci_start_tuning);
2307

2308
void sdhci_end_tuning(struct sdhci_host *host)
2309 2310 2311 2312
{
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
}
2313
EXPORT_SYMBOL_GPL(sdhci_end_tuning);
2314

2315
void sdhci_reset_tuning(struct sdhci_host *host)
2316 2317 2318 2319 2320 2321 2322 2323
{
	u16 ctrl;

	ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
	ctrl &= ~SDHCI_CTRL_TUNED_CLK;
	ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
	sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
}
2324
EXPORT_SYMBOL_GPL(sdhci_reset_tuning);
2325

2326
void sdhci_abort_tuning(struct sdhci_host *host, u32 opcode)
2327 2328 2329 2330 2331 2332 2333 2334 2335 2336
{
	sdhci_reset_tuning(host);

	sdhci_do_reset(host, SDHCI_RESET_CMD);
	sdhci_do_reset(host, SDHCI_RESET_DATA);

	sdhci_end_tuning(host);

	mmc_abort_tuning(host->mmc, opcode);
}
2337
EXPORT_SYMBOL_GPL(sdhci_abort_tuning);
2338 2339 2340 2341 2342 2343 2344 2345

/*
 * We use sdhci_send_tuning() because mmc_send_tuning() is not a good fit. SDHCI
 * tuning command does not have a data payload (or rather the hardware does it
 * automatically) so mmc_send_tuning() will return -EIO. Also the tuning command
 * interrupt setup is different to other commands and there is no timeout
 * interrupt so special handling is needed.
 */
2346
void sdhci_send_tuning(struct sdhci_host *host, u32 opcode)
2347 2348
{
	struct mmc_host *mmc = host->mmc;
2349 2350
	struct mmc_command cmd = {};
	struct mmc_request mrq = {};
2351
	unsigned long flags;
2352
	u32 b = host->sdma_boundary;
2353 2354

	spin_lock_irqsave(&host->lock, flags);
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365

	cmd.opcode = opcode;
	cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
	cmd.mrq = &mrq;

	mrq.cmd = &cmd;
	/*
	 * In response to CMD19, the card sends 64 bytes of tuning
	 * block to the Host Controller. So we set the block size
	 * to 64 here.
	 */
2366 2367
	if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200 &&
	    mmc->ios.bus_width == MMC_BUS_WIDTH_8)
2368
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 128), SDHCI_BLOCK_SIZE);
2369
	else
2370
		sdhci_writew(host, SDHCI_MAKE_BLKSZ(b, 64), SDHCI_BLOCK_SIZE);
2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394

	/*
	 * The tuning block is sent by the card to the host controller.
	 * So we set the TRNS_READ bit in the Transfer Mode register.
	 * This also takes care of setting DMA Enable and Multi Block
	 * Select in the same register to 0.
	 */
	sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);

	sdhci_send_command(host, &cmd);

	host->cmd = NULL;

	sdhci_del_timer(host, &mrq);

	host->tuning_done = 0;

	spin_unlock_irqrestore(&host->lock, flags);

	/* Wait for Buffer Read Ready interrupt */
	wait_event_timeout(host->buf_ready_int, (host->tuning_done == 1),
			   msecs_to_jiffies(50));

}
2395
EXPORT_SYMBOL_GPL(sdhci_send_tuning);
2396

2397
static int __sdhci_execute_tuning(struct sdhci_host *host, u32 opcode)
2398 2399 2400 2401 2402
{
	int i;

	/*
	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
2403
	 * of loops reaches tuning loop count.
2404
	 */
2405
	for (i = 0; i < host->tuning_loop_count; i++) {
2406 2407
		u16 ctrl;

2408
		sdhci_send_tuning(host, opcode);
2409 2410 2411 2412

		if (!host->tuning_done) {
			pr_info("%s: Tuning timeout, falling back to fixed sampling clock\n",
				mmc_hostname(host->mmc));
2413
			sdhci_abort_tuning(host, opcode);
2414
			return -ETIMEDOUT;
2415 2416
		}

2417 2418 2419 2420
		/* Spec does not require a delay between tuning cycles */
		if (host->tuning_delay > 0)
			mdelay(host->tuning_delay);

2421 2422 2423
		ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
		if (!(ctrl & SDHCI_CTRL_EXEC_TUNING)) {
			if (ctrl & SDHCI_CTRL_TUNED_CLK)
2424
				return 0; /* Success! */
2425 2426 2427 2428 2429 2430 2431 2432
			break;
		}

	}

	pr_info("%s: Tuning failed, falling back to fixed sampling clock\n",
		mmc_hostname(host->mmc));
	sdhci_reset_tuning(host);
2433
	return -EAGAIN;
2434 2435
}

2436
int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
2437
{
2438
	struct sdhci_host *host = mmc_priv(mmc);
2439
	int err = 0;
2440
	unsigned int tuning_count = 0;
2441
	bool hs400_tuning;
2442

2443 2444
	hs400_tuning = host->flags & SDHCI_HS400_TUNING;

2445 2446 2447
	if (host->tuning_mode == SDHCI_TUNING_MODE_1)
		tuning_count = host->tuning_count;

2448
	/*
2449 2450 2451
	 * The Host Controller needs tuning in case of SDR104 and DDR50
	 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
	 * the Capabilities register.
2452 2453
	 * If the Host Controller supports the HS200 mode then the
	 * tuning function has to be executed.
2454
	 */
2455
	switch (host->timing) {
2456
	/* HS400 tuning is done in HS200 mode */
2457
	case MMC_TIMING_MMC_HS400:
2458
		err = -EINVAL;
2459
		goto out;
2460

2461
	case MMC_TIMING_MMC_HS200:
2462 2463 2464 2465 2466 2467 2468 2469
		/*
		 * Periodic re-tuning for HS400 is not expected to be needed, so
		 * disable it here.
		 */
		if (hs400_tuning)
			tuning_count = 0;
		break;

2470
	case MMC_TIMING_UHS_SDR104:
2471
	case MMC_TIMING_UHS_DDR50:
2472 2473 2474
		break;

	case MMC_TIMING_UHS_SDR50:
2475
		if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
2476 2477 2478 2479
			break;
		/* FALLTHROUGH */

	default:
2480
		goto out;
2481 2482
	}

2483
	if (host->ops->platform_execute_tuning) {
2484
		err = host->ops->platform_execute_tuning(host, opcode);
2485
		goto out;
2486 2487
	}

2488
	host->mmc->retune_period = tuning_count;
2489

2490 2491 2492
	if (host->tuning_delay < 0)
		host->tuning_delay = opcode == MMC_SEND_TUNING_BLOCK;

2493
	sdhci_start_tuning(host);
2494

2495
	host->tuning_err = __sdhci_execute_tuning(host, opcode);
2496

2497
	sdhci_end_tuning(host);
2498
out:
2499
	host->flags &= ~SDHCI_HS400_TUNING;
2500

2501 2502
	return err;
}
2503
EXPORT_SYMBOL_GPL(sdhci_execute_tuning);
2504

2505
static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
2506 2507 2508 2509 2510 2511 2512 2513 2514
{
	/* Host Controller v3.00 defines preset value registers */
	if (host->version < SDHCI_SPEC_300)
		return;

	/*
	 * We only enable or disable Preset Value if they are not already
	 * enabled or disabled respectively. Otherwise, we bail out.
	 */
2515 2516 2517 2518 2519 2520 2521 2522
	if (host->preset_enabled != enable) {
		u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);

		if (enable)
			ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
		else
			ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;

2523
		sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2524 2525 2526 2527 2528 2529 2530

		if (enable)
			host->flags |= SDHCI_PV_ENABLED;
		else
			host->flags &= ~SDHCI_PV_ENABLED;

		host->preset_enabled = enable;
2531
	}
2532 2533
}

2534 2535 2536 2537 2538 2539
static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct sdhci_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

2540
	if (data->host_cookie != COOKIE_UNMAPPED)
2541
		dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2542
			     mmc_get_dma_dir(data));
2543 2544

	data->host_cookie = COOKIE_UNMAPPED;
2545 2546
}

2547
static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
2548 2549 2550
{
	struct sdhci_host *host = mmc_priv(mmc);

2551
	mrq->data->host_cookie = COOKIE_UNMAPPED;
2552

2553 2554 2555 2556 2557 2558
	/*
	 * No pre-mapping in the pre hook if we're using the bounce buffer,
	 * for that we would need two bounce buffers since one buffer is
	 * in flight when this is getting called.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA && !host->bounce_buffer)
2559
		sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
2560 2561
}

2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574
static void sdhci_error_out_mrqs(struct sdhci_host *host, int err)
{
	if (host->data_cmd) {
		host->data_cmd->error = err;
		sdhci_finish_mrq(host, host->data_cmd->mrq);
	}

	if (host->cmd) {
		host->cmd->error = err;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}
}

2575
static void sdhci_card_event(struct mmc_host *mmc)
2576
{
2577
	struct sdhci_host *host = mmc_priv(mmc);
2578
	unsigned long flags;
2579
	int present;
2580

2581 2582 2583 2584
	/* First check if client has provided their own card event */
	if (host->ops->card_event)
		host->ops->card_event(host);

2585
	present = mmc->ops->get_cd(mmc);
2586

2587 2588
	spin_lock_irqsave(&host->lock, flags);

2589 2590
	/* Check sdhci_has_requests() first in case we are runtime suspended */
	if (sdhci_has_requests(host) && !present) {
2591
		pr_err("%s: Card removed during transfer!\n",
2592
			mmc_hostname(host->mmc));
2593
		pr_err("%s: Resetting controller.\n",
2594
			mmc_hostname(host->mmc));
2595

2596 2597
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2598

2599
		sdhci_error_out_mrqs(host, -ENOMEDIUM);
2600 2601 2602
	}

	spin_unlock_irqrestore(&host->lock, flags);
2603 2604 2605 2606
}

static const struct mmc_host_ops sdhci_ops = {
	.request	= sdhci_request,
2607 2608
	.post_req	= sdhci_post_req,
	.pre_req	= sdhci_pre_req,
2609
	.set_ios	= sdhci_set_ios,
2610
	.get_cd		= sdhci_get_cd,
2611 2612 2613
	.get_ro		= sdhci_get_ro,
	.hw_reset	= sdhci_hw_reset,
	.enable_sdio_irq = sdhci_enable_sdio_irq,
2614
	.ack_sdio_irq    = sdhci_ack_sdio_irq,
2615
	.start_signal_voltage_switch	= sdhci_start_signal_voltage_switch,
2616
	.prepare_hs400_tuning		= sdhci_prepare_hs400_tuning,
2617 2618
	.execute_tuning			= sdhci_execute_tuning,
	.card_event			= sdhci_card_event,
2619
	.card_busy	= sdhci_card_busy,
2620 2621 2622 2623
};

/*****************************************************************************\
 *                                                                           *
2624
 * Request done                                                              *
2625 2626 2627
 *                                                                           *
\*****************************************************************************/

2628
static bool sdhci_request_done(struct sdhci_host *host)
2629 2630 2631
{
	unsigned long flags;
	struct mmc_request *mrq;
2632
	int i;
2633

2634 2635
	spin_lock_irqsave(&host->lock, flags);

2636 2637
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		mrq = host->mrqs_done[i];
2638
		if (mrq)
2639
			break;
2640
	}
2641

2642 2643 2644 2645
	if (!mrq) {
		spin_unlock_irqrestore(&host->lock, flags);
		return true;
	}
2646

2647 2648 2649 2650 2651 2652 2653 2654 2655
	/*
	 * Always unmap the data buffers if they were mapped by
	 * sdhci_prepare_data() whenever we finish with a request.
	 * This avoids leaking DMA mappings on error.
	 */
	if (host->flags & SDHCI_REQ_USE_DMA) {
		struct mmc_data *data = mrq->data;

		if (data && data->host_cookie == COOKIE_MAPPED) {
2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
			if (host->bounce_buffer) {
				/*
				 * On reads, copy the bounced data into the
				 * sglist
				 */
				if (mmc_get_dma_dir(data) == DMA_FROM_DEVICE) {
					unsigned int length = data->bytes_xfered;

					if (length > host->bounce_buffer_size) {
						pr_err("%s: bounce buffer is %u bytes but DMA claims to have transferred %u bytes\n",
						       mmc_hostname(host->mmc),
						       host->bounce_buffer_size,
						       data->bytes_xfered);
						/* Cap it down and continue */
						length = host->bounce_buffer_size;
					}
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						DMA_FROM_DEVICE);
					sg_copy_from_buffer(data->sg,
						data->sg_len,
						host->bounce_buffer,
						length);
				} else {
					/* No copying, just switch ownership */
					dma_sync_single_for_cpu(
						host->mmc->parent,
						host->bounce_addr,
						host->bounce_buffer_size,
						mmc_get_dma_dir(data));
				}
			} else {
				/* Unmap the raw data */
				dma_unmap_sg(mmc_dev(host->mmc), data->sg,
					     data->sg_len,
					     mmc_get_dma_dir(data));
			}
2695 2696 2697 2698
			data->host_cookie = COOKIE_UNMAPPED;
		}
	}

2699 2700 2701 2702
	/*
	 * The controller needs a reset of internal state machines
	 * upon error conditions.
	 */
2703
	if (sdhci_needs_reset(host, mrq)) {
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
		/*
		 * Do not finish until command and data lines are available for
		 * reset. Note there can only be one other mrq, so it cannot
		 * also be in mrqs_done, otherwise host->cmd and host->data_cmd
		 * would both be null.
		 */
		if (host->cmd || host->data_cmd) {
			spin_unlock_irqrestore(&host->lock, flags);
			return true;
		}

2715
		/* Some controllers need this kick or reset won't work here */
2716
		if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
2717
			/* This is to force an update */
2718
			host->ops->set_clock(host, host->clock);
2719 2720 2721

		/* Spec says we should do both at the same time, but Ricoh
		   controllers do not like that. */
2722 2723
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
2724 2725

		host->pending_reset = false;
2726 2727
	}

2728 2729
	host->mrqs_done[i] = NULL;

2730 2731 2732
	spin_unlock_irqrestore(&host->lock, flags);

	mmc_request_done(host->mmc, mrq);
2733 2734 2735 2736

	return false;
}

2737
static void sdhci_complete_work(struct work_struct *work)
2738
{
2739 2740
	struct sdhci_host *host = container_of(work, struct sdhci_host,
					       complete_work);
2741 2742 2743

	while (!sdhci_request_done(host))
		;
2744 2745
}

2746
static void sdhci_timeout_timer(struct timer_list *t)
2747 2748 2749 2750
{
	struct sdhci_host *host;
	unsigned long flags;

2751
	host = from_timer(host, t, timer);
2752 2753 2754

	spin_lock_irqsave(&host->lock, flags);

2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766
	if (host->cmd && !sdhci_data_line_cmd(host->cmd)) {
		pr_err("%s: Timeout waiting for hardware cmd interrupt.\n",
		       mmc_hostname(host->mmc));
		sdhci_dumpregs(host);

		host->cmd->error = -ETIMEDOUT;
		sdhci_finish_mrq(host, host->cmd->mrq);
	}

	spin_unlock_irqrestore(&host->lock, flags);
}

2767
static void sdhci_timeout_data_timer(struct timer_list *t)
2768 2769 2770 2771
{
	struct sdhci_host *host;
	unsigned long flags;

2772
	host = from_timer(host, t, data_timer);
2773 2774 2775 2776 2777

	spin_lock_irqsave(&host->lock, flags);

	if (host->data || host->data_cmd ||
	    (host->cmd && sdhci_data_line_cmd(host->cmd))) {
2778 2779
		pr_err("%s: Timeout waiting for hardware interrupt.\n",
		       mmc_hostname(host->mmc));
2780 2781 2782
		sdhci_dumpregs(host);

		if (host->data) {
2783
			host->data->error = -ETIMEDOUT;
2784
			sdhci_finish_data(host);
2785
			queue_work(host->complete_wq, &host->complete_work);
2786 2787 2788
		} else if (host->data_cmd) {
			host->data_cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->data_cmd->mrq);
2789
		} else {
2790 2791
			host->cmd->error = -ETIMEDOUT;
			sdhci_finish_mrq(host, host->cmd->mrq);
2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803
		}
	}

	spin_unlock_irqrestore(&host->lock, flags);
}

/*****************************************************************************\
 *                                                                           *
 * Interrupt handling                                                        *
 *                                                                           *
\*****************************************************************************/

2804
static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *intmask_p)
2805
{
2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820
	/* Handle auto-CMD12 error */
	if (intmask & SDHCI_INT_AUTO_CMD_ERR && host->data_cmd) {
		struct mmc_request *mrq = host->data_cmd->mrq;
		u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
		int data_err_bit = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
				   SDHCI_INT_DATA_TIMEOUT :
				   SDHCI_INT_DATA_CRC;

		/* Treat auto-CMD12 error the same as data error */
		if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
			*intmask_p |= data_err_bit;
			return;
		}
	}

2821
	if (!host->cmd) {
2822 2823 2824 2825 2826 2827 2828
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits.  Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;
2829 2830
		pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2831 2832 2833 2834
		sdhci_dumpregs(host);
		return;
	}

2835 2836 2837 2838 2839 2840
	if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
		       SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
		if (intmask & SDHCI_INT_TIMEOUT)
			host->cmd->error = -ETIMEDOUT;
		else
			host->cmd->error = -EILSEQ;
2841

2842
		/* Treat data command CRC error the same as data CRC error */
2843 2844 2845 2846
		if (host->cmd->data &&
		    (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
		     SDHCI_INT_CRC) {
			host->cmd = NULL;
2847
			*intmask_p |= SDHCI_INT_DATA_CRC;
2848 2849 2850
			return;
		}

2851
		__sdhci_finish_mrq(host, host->cmd->mrq);
2852 2853 2854
		return;
	}

2855 2856 2857 2858 2859 2860 2861 2862 2863 2864
	/* Handle auto-CMD23 error */
	if (intmask & SDHCI_INT_AUTO_CMD_ERR) {
		struct mmc_request *mrq = host->cmd->mrq;
		u16 auto_cmd_status = sdhci_readw(host, SDHCI_AUTO_CMD_STATUS);
		int err = (auto_cmd_status & SDHCI_AUTO_CMD_TIMEOUT) ?
			  -ETIMEDOUT :
			  -EILSEQ;

		if (mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
			mrq->sbc->error = err;
2865
			__sdhci_finish_mrq(host, mrq);
2866 2867 2868 2869
			return;
		}
	}

2870
	if (intmask & SDHCI_INT_RESPONSE)
2871
		sdhci_finish_command(host);
2872 2873
}

2874
static void sdhci_adma_show_error(struct sdhci_host *host)
2875
{
2876
	void *desc = host->adma_table;
2877
	dma_addr_t dma = host->adma_addr;
2878 2879 2880 2881

	sdhci_dumpregs(host);

	while (true) {
2882 2883 2884
		struct sdhci_adma2_64_desc *dma_desc = desc;

		if (host->flags & SDHCI_USE_64_BIT_DMA)
2885 2886 2887
			SDHCI_DUMP("%08llx: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    (unsigned long long)dma,
			    le32_to_cpu(dma_desc->addr_hi),
2888 2889 2890 2891
			    le32_to_cpu(dma_desc->addr_lo),
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
		else
2892 2893 2894
			SDHCI_DUMP("%08llx: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
			    (unsigned long long)dma,
			    le32_to_cpu(dma_desc->addr_lo),
2895 2896
			    le16_to_cpu(dma_desc->len),
			    le16_to_cpu(dma_desc->cmd));
2897

2898
		desc += host->desc_sz;
2899
		dma += host->desc_sz;
2900

2901
		if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
2902 2903 2904 2905
			break;
	}
}

2906 2907
static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
{
2908
	u32 command;
2909

2910 2911
	/* CMD19 generates _only_ Buffer Read Ready interrupt */
	if (intmask & SDHCI_INT_DATA_AVAIL) {
2912 2913 2914
		command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
		if (command == MMC_SEND_TUNING_BLOCK ||
		    command == MMC_SEND_TUNING_BLOCK_HS200) {
2915 2916 2917 2918 2919 2920
			host->tuning_done = 1;
			wake_up(&host->buf_ready_int);
			return;
		}
	}

2921
	if (!host->data) {
2922 2923
		struct mmc_command *data_cmd = host->data_cmd;

2924
		/*
2925 2926 2927
		 * The "data complete" interrupt is also used to
		 * indicate that a busy state has ended. See comment
		 * above in sdhci_cmd_irq().
2928
		 */
2929
		if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
2930
			if (intmask & SDHCI_INT_DATA_TIMEOUT) {
2931
				host->data_cmd = NULL;
2932
				data_cmd->error = -ETIMEDOUT;
2933
				__sdhci_finish_mrq(host, data_cmd->mrq);
2934 2935
				return;
			}
2936
			if (intmask & SDHCI_INT_DATA_END) {
2937
				host->data_cmd = NULL;
2938 2939 2940 2941 2942
				/*
				 * Some cards handle busy-end interrupt
				 * before the command completed, so make
				 * sure we do things in the proper order.
				 */
2943 2944 2945
				if (host->cmd == data_cmd)
					return;

2946
				__sdhci_finish_mrq(host, data_cmd->mrq);
2947 2948 2949
				return;
			}
		}
2950

2951 2952 2953 2954 2955 2956 2957 2958
		/*
		 * SDHCI recovers from errors by resetting the cmd and data
		 * circuits. Until that is done, there very well might be more
		 * interrupts, so ignore them in that case.
		 */
		if (host->pending_reset)
			return;

2959 2960
		pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
		       mmc_hostname(host->mmc), (unsigned)intmask);
2961 2962 2963 2964 2965 2966
		sdhci_dumpregs(host);

		return;
	}

	if (intmask & SDHCI_INT_DATA_TIMEOUT)
2967
		host->data->error = -ETIMEDOUT;
2968 2969 2970 2971 2972
	else if (intmask & SDHCI_INT_DATA_END_BIT)
		host->data->error = -EILSEQ;
	else if ((intmask & SDHCI_INT_DATA_CRC) &&
		SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
			!= MMC_BUS_TEST_R)
2973
		host->data->error = -EILSEQ;
2974
	else if (intmask & SDHCI_INT_ADMA_ERROR) {
2975 2976
		pr_err("%s: ADMA error: 0x%08x\n", mmc_hostname(host->mmc),
		       intmask);
2977
		sdhci_adma_show_error(host);
2978
		host->data->error = -EIO;
2979 2980
		if (host->ops->adma_workaround)
			host->ops->adma_workaround(host, intmask);
2981
	}
2982

2983
	if (host->data->error)
2984 2985
		sdhci_finish_data(host);
	else {
Pierre Ossman's avatar
Pierre Ossman committed
2986
		if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
2987 2988
			sdhci_transfer_pio(host);

2989 2990 2991 2992
		/*
		 * We currently don't do anything fancy with DMA
		 * boundaries, but as we can't disable the feature
		 * we need to at least restart the transfer.
2993 2994 2995 2996
		 *
		 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
		 * should return a valid address to continue from, but as
		 * some controllers are faulty, don't trust them.
2997
		 */
2998
		if (intmask & SDHCI_INT_DMA_END) {
2999
			dma_addr_t dmastart, dmanow;
3000 3001

			dmastart = sdhci_sdma_address(host);
3002 3003 3004 3005 3006
			dmanow = dmastart + host->data->bytes_xfered;
			/*
			 * Force update to the next DMA block boundary.
			 */
			dmanow = (dmanow &
3007
				~((dma_addr_t)SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
3008 3009
				SDHCI_DEFAULT_BOUNDARY_SIZE;
			host->data->bytes_xfered = dmanow - dmastart;
3010 3011 3012
			DBG("DMA base %pad, transferred 0x%06x bytes, next %pad\n",
			    &dmastart, host->data->bytes_xfered, &dmanow);
			sdhci_set_sdma_addr(host, dmanow);
3013
		}
3014

3015
		if (intmask & SDHCI_INT_DATA_END) {
3016
			if (host->cmd == host->data_cmd) {
3017 3018 3019 3020 3021 3022 3023 3024 3025 3026
				/*
				 * Data managed to finish before the
				 * command completed. Make sure we do
				 * things in the proper order.
				 */
				host->data_early = 1;
			} else {
				sdhci_finish_data(host);
			}
		}
3027 3028 3029
	}
}

3030 3031 3032 3033 3034 3035 3036 3037 3038 3039
static inline bool sdhci_defer_done(struct sdhci_host *host,
				    struct mmc_request *mrq)
{
	struct mmc_data *data = mrq->data;

	return host->pending_reset ||
	       ((host->flags & SDHCI_REQ_USE_DMA) && data &&
		data->host_cookie == COOKIE_MAPPED);
}

3040
static irqreturn_t sdhci_irq(int irq, void *dev_id)
3041
{
3042
	struct mmc_request *mrqs_done[SDHCI_MAX_MRQS] = {0};
3043
	irqreturn_t result = IRQ_NONE;
3044
	struct sdhci_host *host = dev_id;
3045
	u32 intmask, mask, unexpected = 0;
3046
	int max_loops = 16;
3047
	int i;
3048 3049 3050

	spin_lock(&host->lock);

3051
	if (host->runtime_suspended) {
3052
		spin_unlock(&host->lock);
3053
		return IRQ_NONE;
3054 3055
	}

3056
	intmask = sdhci_readl(host, SDHCI_INT_STATUS);
3057
	if (!intmask || intmask == 0xffffffff) {
3058 3059 3060 3061
		result = IRQ_NONE;
		goto out;
	}

3062
	do {
3063 3064 3065 3066 3067 3068 3069 3070
		DBG("IRQ status 0x%08x\n", intmask);

		if (host->ops->irq) {
			intmask = host->ops->irq(host, intmask);
			if (!intmask)
				goto cont;
		}

3071 3072 3073 3074
		/* Clear selected interrupts. */
		mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
				  SDHCI_INT_BUS_POWER);
		sdhci_writel(host, mask, SDHCI_INT_STATUS);
3075

3076 3077 3078
		if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
			u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
				      SDHCI_CARD_PRESENT;
3079

3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090
			/*
			 * There is a observation on i.mx esdhc.  INSERT
			 * bit will be immediately set again when it gets
			 * cleared, if a card is inserted.  We have to mask
			 * the irq to prevent interrupt storm which will
			 * freeze the system.  And the REMOVE gets the
			 * same situation.
			 *
			 * More testing are needed here to ensure it works
			 * for other platforms though.
			 */
3091 3092 3093 3094 3095 3096
			host->ier &= ~(SDHCI_INT_CARD_INSERT |
				       SDHCI_INT_CARD_REMOVE);
			host->ier |= present ? SDHCI_INT_CARD_REMOVE :
					       SDHCI_INT_CARD_INSERT;
			sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
			sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3097 3098 3099

			sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
				     SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
3100 3101 3102 3103

			host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
						       SDHCI_INT_CARD_REMOVE);
			result = IRQ_WAKE_THREAD;
3104
		}
3105

3106
		if (intmask & SDHCI_INT_CMD_MASK)
3107
			sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK, &intmask);
3108

3109 3110
		if (intmask & SDHCI_INT_DATA_MASK)
			sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
3111

3112 3113 3114
		if (intmask & SDHCI_INT_BUS_POWER)
			pr_err("%s: Card is consuming too much power!\n",
				mmc_hostname(host->mmc));
3115

3116 3117 3118
		if (intmask & SDHCI_INT_RETUNE)
			mmc_retune_needed(host->mmc);

3119 3120
		if ((intmask & SDHCI_INT_CARD_INT) &&
		    (host->ier & SDHCI_INT_CARD_INT)) {
3121
			sdhci_enable_sdio_irq_nolock(host, false);
3122
			sdio_signal_irq(host->mmc);
3123
		}
3124

3125 3126 3127
		intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
			     SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
			     SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
3128
			     SDHCI_INT_RETUNE | SDHCI_INT_CARD_INT);
3129

3130 3131 3132 3133
		if (intmask) {
			unexpected |= intmask;
			sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		}
3134
cont:
3135 3136
		if (result == IRQ_NONE)
			result = IRQ_HANDLED;
3137

3138 3139
		intmask = sdhci_readl(host, SDHCI_INT_STATUS);
	} while (intmask && --max_loops);
3140 3141 3142 3143 3144 3145 3146 3147 3148

	/* Determine if mrqs can be completed immediately */
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		struct mmc_request *mrq = host->mrqs_done[i];

		if (!mrq)
			continue;

		if (sdhci_defer_done(host, mrq)) {
3149
			result = IRQ_WAKE_THREAD;
3150 3151 3152 3153 3154
		} else {
			mrqs_done[i] = mrq;
			host->mrqs_done[i] = NULL;
		}
	}
3155 3156 3157
out:
	spin_unlock(&host->lock);

3158 3159 3160 3161 3162 3163
	/* Process mrqs ready for immediate completion */
	for (i = 0; i < SDHCI_MAX_MRQS; i++) {
		if (mrqs_done[i])
			mmc_request_done(host->mmc, mrqs_done[i]);
	}

3164 3165 3166 3167 3168
	if (unexpected) {
		pr_err("%s: Unexpected interrupt 0x%08x.\n",
			   mmc_hostname(host->mmc), unexpected);
		sdhci_dumpregs(host);
	}
3169

3170 3171 3172
	return result;
}

3173 3174 3175 3176 3177 3178
static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
{
	struct sdhci_host *host = dev_id;
	unsigned long flags;
	u32 isr;

3179 3180 3181
	while (!sdhci_request_done(host))
		;

3182 3183 3184 3185 3186
	spin_lock_irqsave(&host->lock, flags);
	isr = host->thread_isr;
	host->thread_isr = 0;
	spin_unlock_irqrestore(&host->lock, flags);

3187
	if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
3188 3189 3190 3191
		struct mmc_host *mmc = host->mmc;

		mmc->ops->card_event(mmc);
		mmc_detect_change(mmc, msecs_to_jiffies(200));
3192 3193
	}

3194
	return IRQ_HANDLED;
3195 3196
}

3197 3198 3199 3200 3201 3202 3203
/*****************************************************************************\
 *                                                                           *
 * Suspend/resume                                                            *
 *                                                                           *
\*****************************************************************************/

#ifdef CONFIG_PM
3204 3205 3206 3207 3208 3209 3210 3211

static bool sdhci_cd_irq_can_wakeup(struct sdhci_host *host)
{
	return mmc_card_is_removable(host->mmc) &&
	       !(host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
	       !mmc_can_gpio_cd(host->mmc);
}

3212 3213 3214 3215 3216 3217 3218 3219
/*
 * To enable wakeup events, the corresponding events have to be enabled in
 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
 * Table' in the SD Host Controller Standard Specification.
 * It is useless to restore SDHCI_INT_ENABLE state in
 * sdhci_disable_irq_wakeups() since it will be set by
 * sdhci_enable_card_detection() or sdhci_init().
 */
3220
static bool sdhci_enable_irq_wakeups(struct sdhci_host *host)
3221
{
3222 3223 3224 3225
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE |
		  SDHCI_WAKE_ON_INT;
	u32 irq_val = 0;
	u8 wake_val = 0;
3226 3227
	u8 val;

3228
	if (sdhci_cd_irq_can_wakeup(host)) {
3229 3230
		wake_val |= SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE;
		irq_val |= SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE;
3231
	}
3232

3233 3234 3235 3236 3237 3238 3239
	if (mmc_card_wake_sdio_irq(host->mmc)) {
		wake_val |= SDHCI_WAKE_ON_INT;
		irq_val |= SDHCI_INT_CARD_INT;
	}

	if (!irq_val)
		return false;
3240 3241 3242 3243

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	val |= wake_val;
3244
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3245

3246
	sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
3247 3248 3249 3250

	host->irq_wake_enabled = !enable_irq_wake(host->irq);

	return host->irq_wake_enabled;
3251 3252
}

3253
static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
3254 3255 3256 3257 3258 3259 3260 3261
{
	u8 val;
	u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
			| SDHCI_WAKE_ON_INT;

	val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
	val &= ~mask;
	sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
3262 3263 3264 3265

	disable_irq_wake(host->irq);

	host->irq_wake_enabled = false;
3266
}
3267

3268
int sdhci_suspend_host(struct sdhci_host *host)
3269
{
3270 3271
	sdhci_disable_card_detection(host);

3272
	mmc_retune_timer_stop(host->mmc);
3273

3274 3275
	if (!device_may_wakeup(mmc_dev(host->mmc)) ||
	    !sdhci_enable_irq_wakeups(host)) {
3276 3277 3278
		host->ier = 0;
		sdhci_writel(host, 0, SDHCI_INT_ENABLE);
		sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
3279 3280
		free_irq(host->irq, host);
	}
3281

3282
	return 0;
3283 3284
}

3285
EXPORT_SYMBOL_GPL(sdhci_suspend_host);
3286

3287 3288
int sdhci_resume_host(struct sdhci_host *host)
{
3289
	struct mmc_host *mmc = host->mmc;
3290
	int ret = 0;
3291

3292
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3293 3294 3295
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}
3296

3297 3298 3299 3300 3301 3302
	if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
	    (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
		/* Card keeps power but host controller does not */
		sdhci_init(host, 0);
		host->pwr = 0;
		host->clock = 0;
3303
		mmc->ops->set_ios(mmc, &mmc->ios);
3304 3305 3306
	} else {
		sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
	}
3307

3308 3309 3310
	if (host->irq_wake_enabled) {
		sdhci_disable_irq_wakeups(host);
	} else {
3311 3312 3313 3314 3315 3316 3317
		ret = request_threaded_irq(host->irq, sdhci_irq,
					   sdhci_thread_irq, IRQF_SHARED,
					   mmc_hostname(host->mmc), host);
		if (ret)
			return ret;
	}

3318 3319
	sdhci_enable_card_detection(host);

3320
	return ret;
3321 3322
}

3323
EXPORT_SYMBOL_GPL(sdhci_resume_host);
3324 3325 3326 3327 3328

int sdhci_runtime_suspend_host(struct sdhci_host *host)
{
	unsigned long flags;

3329
	mmc_retune_timer_stop(host->mmc);
3330 3331

	spin_lock_irqsave(&host->lock, flags);
3332 3333 3334
	host->ier &= SDHCI_INT_CARD_INT;
	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
3335 3336
	spin_unlock_irqrestore(&host->lock, flags);

3337
	synchronize_hardirq(host->irq);
3338 3339 3340 3341 3342

	spin_lock_irqsave(&host->lock, flags);
	host->runtime_suspended = true;
	spin_unlock_irqrestore(&host->lock, flags);

3343
	return 0;
3344 3345 3346
}
EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);

3347
int sdhci_runtime_resume_host(struct sdhci_host *host, int soft_reset)
3348
{
3349
	struct mmc_host *mmc = host->mmc;
3350
	unsigned long flags;
3351
	int host_flags = host->flags;
3352 3353 3354 3355 3356 3357

	if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
		if (host->ops->enable_dma)
			host->ops->enable_dma(host);
	}

3358
	sdhci_init(host, soft_reset);
3359

3360 3361
	if (mmc->ios.power_mode != MMC_POWER_UNDEFINED &&
	    mmc->ios.power_mode != MMC_POWER_OFF) {
3362 3363 3364 3365 3366
		/* Force clock and power re-program */
		host->pwr = 0;
		host->clock = 0;
		mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
		mmc->ops->set_ios(mmc, &mmc->ios);
3367

3368 3369 3370 3371 3372 3373
		if ((host_flags & SDHCI_PV_ENABLED) &&
		    !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
			spin_lock_irqsave(&host->lock, flags);
			sdhci_enable_preset_value(host, true);
			spin_unlock_irqrestore(&host->lock, flags);
		}
3374

3375 3376 3377 3378
		if ((mmc->caps2 & MMC_CAP2_HS400_ES) &&
		    mmc->ops->hs400_enhanced_strobe)
			mmc->ops->hs400_enhanced_strobe(mmc, &mmc->ios);
	}
3379

3380 3381 3382 3383 3384
	spin_lock_irqsave(&host->lock, flags);

	host->runtime_suspended = false;

	/* Enable SDIO IRQ */
3385
	if (sdio_irq_claimed(mmc))
3386 3387 3388 3389 3390 3391 3392
		sdhci_enable_sdio_irq_nolock(host, true);

	/* Enable Card Detection */
	sdhci_enable_card_detection(host);

	spin_unlock_irqrestore(&host->lock, flags);

3393
	return 0;
3394 3395 3396
}
EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);

3397
#endif /* CONFIG_PM */
3398

3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414
/*****************************************************************************\
 *                                                                           *
 * Command Queue Engine (CQE) helpers                                        *
 *                                                                           *
\*****************************************************************************/

void sdhci_cqe_enable(struct mmc_host *mmc)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;
	u8 ctrl;

	spin_lock_irqsave(&host->lock, flags);

	ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
	ctrl &= ~SDHCI_CTRL_DMA_MASK;
3415 3416 3417 3418 3419 3420 3421 3422
	/*
	 * Host from V4.10 supports ADMA3 DMA type.
	 * ADMA3 performs integrated descriptor which is more suitable
	 * for cmd queuing to fetch both command and transfer descriptors.
	 */
	if (host->v4_mode && (host->caps1 & SDHCI_CAN_DO_ADMA3))
		ctrl |= SDHCI_CTRL_ADMA3;
	else if (host->flags & SDHCI_USE_64_BIT_DMA)
3423 3424 3425 3426 3427
		ctrl |= SDHCI_CTRL_ADMA64;
	else
		ctrl |= SDHCI_CTRL_ADMA32;
	sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);

3428
	sdhci_writew(host, SDHCI_MAKE_BLKSZ(host->sdma_boundary, 512),
3429 3430 3431
		     SDHCI_BLOCK_SIZE);

	/* Set maximum timeout */
3432
	sdhci_set_timeout(host, NULL);
3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516

	host->ier = host->cqe_ier;

	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);

	host->cqe_on = true;

	pr_debug("%s: sdhci: CQE on, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_enable);

void sdhci_cqe_disable(struct mmc_host *mmc, bool recovery)
{
	struct sdhci_host *host = mmc_priv(mmc);
	unsigned long flags;

	spin_lock_irqsave(&host->lock, flags);

	sdhci_set_default_irqs(host);

	host->cqe_on = false;

	if (recovery) {
		sdhci_do_reset(host, SDHCI_RESET_CMD);
		sdhci_do_reset(host, SDHCI_RESET_DATA);
	}

	pr_debug("%s: sdhci: CQE off, IRQ mask %#x, IRQ status %#x\n",
		 mmc_hostname(mmc), host->ier,
		 sdhci_readl(host, SDHCI_INT_STATUS));

	spin_unlock_irqrestore(&host->lock, flags);
}
EXPORT_SYMBOL_GPL(sdhci_cqe_disable);

bool sdhci_cqe_irq(struct sdhci_host *host, u32 intmask, int *cmd_error,
		   int *data_error)
{
	u32 mask;

	if (!host->cqe_on)
		return false;

	if (intmask & (SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC))
		*cmd_error = -EILSEQ;
	else if (intmask & SDHCI_INT_TIMEOUT)
		*cmd_error = -ETIMEDOUT;
	else
		*cmd_error = 0;

	if (intmask & (SDHCI_INT_DATA_END_BIT | SDHCI_INT_DATA_CRC))
		*data_error = -EILSEQ;
	else if (intmask & SDHCI_INT_DATA_TIMEOUT)
		*data_error = -ETIMEDOUT;
	else if (intmask & SDHCI_INT_ADMA_ERROR)
		*data_error = -EIO;
	else
		*data_error = 0;

	/* Clear selected interrupts. */
	mask = intmask & host->cqe_ier;
	sdhci_writel(host, mask, SDHCI_INT_STATUS);

	if (intmask & SDHCI_INT_BUS_POWER)
		pr_err("%s: Card is consuming too much power!\n",
		       mmc_hostname(host->mmc));

	intmask &= ~(host->cqe_ier | SDHCI_INT_ERROR);
	if (intmask) {
		sdhci_writel(host, intmask, SDHCI_INT_STATUS);
		pr_err("%s: CQE: Unexpected interrupt 0x%08x.\n",
		       mmc_hostname(host->mmc), intmask);
		sdhci_dumpregs(host);
	}

	return true;
}
EXPORT_SYMBOL_GPL(sdhci_cqe_irq);

3517 3518
/*****************************************************************************\
 *                                                                           *
3519
 * Device allocation/registration                                            *
3520 3521 3522
 *                                                                           *
\*****************************************************************************/

3523 3524
struct sdhci_host *sdhci_alloc_host(struct device *dev,
	size_t priv_size)
3525 3526 3527 3528
{
	struct mmc_host *mmc;
	struct sdhci_host *host;

3529
	WARN_ON(dev == NULL);
3530

3531
	mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
3532
	if (!mmc)
3533
		return ERR_PTR(-ENOMEM);
3534 3535 3536

	host = mmc_priv(mmc);
	host->mmc = mmc;
3537 3538
	host->mmc_host_ops = sdhci_ops;
	mmc->ops = &host->mmc_host_ops;
3539

3540 3541
	host->flags = SDHCI_SIGNALING_330;

3542 3543 3544
	host->cqe_ier     = SDHCI_CQE_INT_MASK;
	host->cqe_err_ier = SDHCI_CQE_INT_ERR_MASK;

3545
	host->tuning_delay = -1;
3546
	host->tuning_loop_count = MAX_TUNING_LOOP;
3547

3548 3549
	host->sdma_boundary = SDHCI_DEFAULT_BOUNDARY_ARG;

3550 3551 3552 3553 3554 3555 3556
	/*
	 * The DMA table descriptor count is calculated as the maximum
	 * number of segments times 2, to allow for an alignment
	 * descriptor for each segment, plus 1 for a nop end descriptor.
	 */
	host->adma_table_cnt = SDHCI_MAX_SEGS * 2 + 1;

3557 3558
	return host;
}
3559

3560
EXPORT_SYMBOL_GPL(sdhci_alloc_host);
3561

3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591
static int sdhci_set_dma_mask(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;
	struct device *dev = mmc_dev(mmc);
	int ret = -EINVAL;

	if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
		host->flags &= ~SDHCI_USE_64_BIT_DMA;

	/* Try 64-bit mask if hardware is capable  of it */
	if (host->flags & SDHCI_USE_64_BIT_DMA) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
		if (ret) {
			pr_warn("%s: Failed to set 64-bit DMA mask.\n",
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_64_BIT_DMA;
		}
	}

	/* 32-bit mask as default & fallback */
	if (ret) {
		ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
		if (ret)
			pr_warn("%s: Failed to set 32-bit DMA mask.\n",
				mmc_hostname(mmc));
	}

	return ret;
}

3592 3593
void __sdhci_read_caps(struct sdhci_host *host, const u16 *ver,
		       const u32 *caps, const u32 *caps1)
3594 3595
{
	u16 v;
3596 3597
	u64 dt_caps_mask = 0;
	u64 dt_caps = 0;
3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611

	if (host->read_caps)
		return;

	host->read_caps = true;

	if (debug_quirks)
		host->quirks = debug_quirks;

	if (debug_quirks2)
		host->quirks2 = debug_quirks2;

	sdhci_do_reset(host, SDHCI_RESET_ALL);

3612 3613 3614
	if (host->v4_mode)
		sdhci_do_enable_v4_mode(host);

3615 3616 3617 3618 3619
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps-mask", &dt_caps_mask);
	of_property_read_u64(mmc_dev(host->mmc)->of_node,
			     "sdhci-caps", &dt_caps);

3620 3621 3622 3623 3624 3625
	v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
	host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;

	if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
		return;

3626 3627 3628 3629 3630 3631 3632
	if (caps) {
		host->caps = *caps;
	} else {
		host->caps = sdhci_readl(host, SDHCI_CAPABILITIES);
		host->caps &= ~lower_32_bits(dt_caps_mask);
		host->caps |= lower_32_bits(dt_caps);
	}
3633 3634 3635 3636

	if (host->version < SDHCI_SPEC_300)
		return;

3637 3638 3639 3640 3641 3642 3643
	if (caps1) {
		host->caps1 = *caps1;
	} else {
		host->caps1 = sdhci_readl(host, SDHCI_CAPABILITIES_1);
		host->caps1 &= ~upper_32_bits(dt_caps_mask);
		host->caps1 |= upper_32_bits(dt_caps);
	}
3644 3645 3646
}
EXPORT_SYMBOL_GPL(__sdhci_read_caps);

3647
static void sdhci_allocate_bounce_buffer(struct sdhci_host *host)
3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664 3665 3666 3667 3668 3669 3670 3671 3672 3673 3674 3675 3676 3677 3678 3679 3680 3681 3682 3683 3684
{
	struct mmc_host *mmc = host->mmc;
	unsigned int max_blocks;
	unsigned int bounce_size;
	int ret;

	/*
	 * Cap the bounce buffer at 64KB. Using a bigger bounce buffer
	 * has diminishing returns, this is probably because SD/MMC
	 * cards are usually optimized to handle this size of requests.
	 */
	bounce_size = SZ_64K;
	/*
	 * Adjust downwards to maximum request size if this is less
	 * than our segment size, else hammer down the maximum
	 * request size to the maximum buffer size.
	 */
	if (mmc->max_req_size < bounce_size)
		bounce_size = mmc->max_req_size;
	max_blocks = bounce_size / 512;

	/*
	 * When we just support one segment, we can get significant
	 * speedups by the help of a bounce buffer to group scattered
	 * reads/writes together.
	 */
	host->bounce_buffer = devm_kmalloc(mmc->parent,
					   bounce_size,
					   GFP_KERNEL);
	if (!host->bounce_buffer) {
		pr_err("%s: failed to allocate %u bytes for bounce buffer, falling back to single segments\n",
		       mmc_hostname(mmc),
		       bounce_size);
		/*
		 * Exiting with zero here makes sure we proceed with
		 * mmc->max_segs == 1.
		 */
3685
		return;
3686 3687 3688 3689 3690 3691 3692 3693 3694
	}

	host->bounce_addr = dma_map_single(mmc->parent,
					   host->bounce_buffer,
					   bounce_size,
					   DMA_BIDIRECTIONAL);
	ret = dma_mapping_error(mmc->parent, host->bounce_addr);
	if (ret)
		/* Again fall back to max_segs == 1 */
3695
		return;
3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706
	host->bounce_buffer_size = bounce_size;

	/* Lie about this since we're bouncing */
	mmc->max_segs = max_blocks;
	mmc->max_seg_size = bounce_size;
	mmc->max_req_size = bounce_size;

	pr_info("%s bounce up to %u segments into one, max segment size %u bytes\n",
		mmc_hostname(mmc), max_blocks, bounce_size);
}

3707 3708 3709 3710 3711 3712 3713 3714 3715 3716 3717 3718 3719
static inline bool sdhci_can_64bit_dma(struct sdhci_host *host)
{
	/*
	 * According to SD Host Controller spec v4.10, bit[27] added from
	 * version 4.10 in Capabilities Register is used as 64-bit System
	 * Address support for V4 mode.
	 */
	if (host->version >= SDHCI_SPEC_410 && host->v4_mode)
		return host->caps & SDHCI_CAN_64BIT_V4;

	return host->caps & SDHCI_CAN_64BIT;
}

3720
int sdhci_setup_host(struct sdhci_host *host)
3721 3722
{
	struct mmc_host *mmc;
3723 3724
	u32 max_current_caps;
	unsigned int ocr_avail;
3725
	unsigned int override_timeout_clk;
3726
	u32 max_clk;
3727
	int ret;
3728

3729 3730 3731
	WARN_ON(host == NULL);
	if (host == NULL)
		return -EINVAL;
3732

3733
	mmc = host->mmc;
3734

3735 3736 3737 3738 3739 3740 3741
	/*
	 * If there are external regulators, get them. Note this must be done
	 * early before resetting the host and reading the capabilities so that
	 * the host can take the appropriate action if regulators are not
	 * available.
	 */
	ret = mmc_regulator_get_supply(mmc);
3742
	if (ret)
3743 3744
		return ret;

3745 3746 3747 3748 3749 3750 3751
	DBG("Version:   0x%08x | Present:  0x%08x\n",
	    sdhci_readw(host, SDHCI_HOST_VERSION),
	    sdhci_readl(host, SDHCI_PRESENT_STATE));
	DBG("Caps:      0x%08x | Caps_1:   0x%08x\n",
	    sdhci_readl(host, SDHCI_CAPABILITIES),
	    sdhci_readl(host, SDHCI_CAPABILITIES_1));

3752
	sdhci_read_caps(host);
3753

3754 3755
	override_timeout_clk = host->timeout_clk;

3756
	if (host->version > SDHCI_SPEC_420) {
3757 3758
		pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
		       mmc_hostname(mmc), host->version);
3759 3760
	}

3761
	if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
3762
		host->flags |= SDHCI_USE_SDMA;
3763
	else if (!(host->caps & SDHCI_CAN_DO_SDMA))
3764
		DBG("Controller doesn't have SDMA capability\n");
3765
	else
3766
		host->flags |= SDHCI_USE_SDMA;
3767

3768
	if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
3769
		(host->flags & SDHCI_USE_SDMA)) {
3770
		DBG("Disabling DMA as it is marked broken\n");
3771
		host->flags &= ~SDHCI_USE_SDMA;
3772 3773
	}

3774
	if ((host->version >= SDHCI_SPEC_200) &&
3775
		(host->caps & SDHCI_CAN_DO_ADMA2))
3776
		host->flags |= SDHCI_USE_ADMA;
3777 3778 3779 3780 3781 3782 3783

	if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
		(host->flags & SDHCI_USE_ADMA)) {
		DBG("Disabling ADMA as it is marked broken\n");
		host->flags &= ~SDHCI_USE_ADMA;
	}

3784
	if (sdhci_can_64bit_dma(host))
3785 3786
		host->flags |= SDHCI_USE_64_BIT_DMA;

3787
	if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
3788 3789 3790 3791
		if (host->ops->set_dma_mask)
			ret = host->ops->set_dma_mask(host);
		else
			ret = sdhci_set_dma_mask(host);
3792 3793 3794 3795 3796 3797 3798 3799 3800 3801

		if (!ret && host->ops->enable_dma)
			ret = host->ops->enable_dma(host);

		if (ret) {
			pr_warn("%s: No suitable DMA available - falling back to PIO\n",
				mmc_hostname(mmc));
			host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);

			ret = 0;
3802 3803 3804
		}
	}

3805 3806
	/* SDMA does not support 64-bit DMA if v4 mode not set */
	if ((host->flags & SDHCI_USE_64_BIT_DMA) && !host->v4_mode)
3807 3808
		host->flags &= ~SDHCI_USE_SDMA;

3809
	if (host->flags & SDHCI_USE_ADMA) {
3810 3811 3812
		dma_addr_t dma;
		void *buf;

3813
		if (host->flags & SDHCI_USE_64_BIT_DMA) {
3814
			host->adma_table_sz = host->adma_table_cnt *
3815 3816
					      SDHCI_ADMA2_64_DESC_SZ(host);
			host->desc_sz = SDHCI_ADMA2_64_DESC_SZ(host);
3817
		} else {
3818
			host->adma_table_sz = host->adma_table_cnt *
3819 3820 3821
					      SDHCI_ADMA2_32_DESC_SZ;
			host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
		}
3822

3823
		host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
3824 3825 3826 3827
		/*
		 * Use zalloc to zero the reserved high 32-bits of 128-bit
		 * descriptors so that they never need to be written.
		 */
3828 3829 3830
		buf = dma_alloc_coherent(mmc_dev(mmc),
					 host->align_buffer_sz + host->adma_table_sz,
					 &dma, GFP_KERNEL);
3831
		if (!buf) {
3832
			pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
3833 3834
				mmc_hostname(mmc));
			host->flags &= ~SDHCI_USE_ADMA;
3835 3836
		} else if ((dma + host->align_buffer_sz) &
			   (SDHCI_ADMA2_DESC_ALIGN - 1)) {
3837 3838
			pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
				mmc_hostname(mmc));
3839
			host->flags &= ~SDHCI_USE_ADMA;
3840 3841 3842 3843 3844
			dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
					  host->adma_table_sz, buf, dma);
		} else {
			host->align_buffer = buf;
			host->align_addr = dma;
3845

3846 3847 3848
			host->adma_table = buf + host->align_buffer_sz;
			host->adma_addr = dma + host->align_buffer_sz;
		}
3849 3850
	}

3851 3852 3853 3854 3855
	/*
	 * If we use DMA, then it's up to the caller to set the DMA
	 * mask, but PIO does not need the hw shim so we set a new
	 * mask here in that case.
	 */
3856
	if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
3857
		host->dma_mask = DMA_BIT_MASK(64);
3858
		mmc_dev(mmc)->dma_mask = &host->dma_mask;
3859
	}
3860

3861
	if (host->version >= SDHCI_SPEC_300)
3862
		host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
3863 3864
			>> SDHCI_CLOCK_BASE_SHIFT;
	else
3865
		host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
3866 3867
			>> SDHCI_CLOCK_BASE_SHIFT;

3868
	host->max_clk *= 1000000;
3869 3870
	if (host->max_clk == 0 || host->quirks &
			SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
3871
		if (!host->ops->get_max_clock) {
3872 3873
			pr_err("%s: Hardware doesn't specify base clock frequency.\n",
			       mmc_hostname(mmc));
3874 3875
			ret = -ENODEV;
			goto undma;
3876 3877
		}
		host->max_clk = host->ops->get_max_clock(host);
3878
	}
3879

3880 3881 3882 3883
	/*
	 * In case of Host Controller v3.00, find out whether clock
	 * multiplier is supported.
	 */
3884
	host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
3885 3886 3887 3888 3889 3890 3891 3892 3893 3894 3895
			SDHCI_CLOCK_MUL_SHIFT;

	/*
	 * In case the value in Clock Multiplier is 0, then programmable
	 * clock mode is not supported, otherwise the actual clock
	 * multiplier is one more than the value of Clock Multiplier
	 * in the Capabilities Register.
	 */
	if (host->clk_mul)
		host->clk_mul += 1;

3896 3897 3898
	/*
	 * Set host parameters.
	 */
3899 3900
	max_clk = host->max_clk;

3901
	if (host->ops->get_min_clock)
3902
		mmc->f_min = host->ops->get_min_clock(host);
3903 3904 3905
	else if (host->version >= SDHCI_SPEC_300) {
		if (host->clk_mul) {
			mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
3906
			max_clk = host->max_clk * host->clk_mul;
3907 3908 3909
		} else
			mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
	} else
3910
		mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
3911

3912
	if (!mmc->f_max || mmc->f_max > max_clk)
3913 3914
		mmc->f_max = max_clk;

3915
	if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
3916
		host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
3917
					SDHCI_TIMEOUT_CLK_SHIFT;
3918 3919 3920 3921

		if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
			host->timeout_clk *= 1000;

3922
		if (host->timeout_clk == 0) {
3923
			if (!host->ops->get_timeout_clock) {
3924 3925
				pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
					mmc_hostname(mmc));
3926 3927
				ret = -ENODEV;
				goto undma;
3928
			}
3929

3930 3931 3932 3933
			host->timeout_clk =
				DIV_ROUND_UP(host->ops->get_timeout_clock(host),
					     1000);
		}
3934

3935 3936 3937
		if (override_timeout_clk)
			host->timeout_clk = override_timeout_clk;

3938
		mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
3939
			host->ops->get_max_timeout_count(host) : 1 << 27;
3940 3941
		mmc->max_busy_timeout /= host->timeout_clk;
	}
3942

3943 3944 3945 3946
	if (host->quirks2 & SDHCI_QUIRK2_DISABLE_HW_TIMEOUT &&
	    !host->ops->get_max_timeout_count)
		mmc->max_busy_timeout = 0;

3947
	mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
3948
	mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
3949 3950 3951

	if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
		host->flags |= SDHCI_AUTO_CMD12;
3952

3953 3954 3955 3956
	/*
	 * For v3 mode, Auto-CMD23 stuff only works in ADMA or PIO.
	 * For v4 mode, SDMA may use Auto-CMD23 as well.
	 */
3957
	if ((host->version >= SDHCI_SPEC_300) &&
3958
	    ((host->flags & SDHCI_USE_ADMA) ||
3959
	     !(host->flags & SDHCI_USE_SDMA) || host->v4_mode) &&
3960
	     !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
3961
		host->flags |= SDHCI_AUTO_CMD23;
3962
		DBG("Auto-CMD23 available\n");
3963
	} else {
3964
		DBG("Auto-CMD23 unavailable\n");
3965 3966
	}

3967 3968 3969 3970 3971 3972 3973
	/*
	 * A controller may support 8-bit width, but the board itself
	 * might not have the pins brought out.  Boards that support
	 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
	 * their platform code before calling sdhci_add_host(), and we
	 * won't assume 8-bit width for hosts without that CAP.
	 */
3974
	if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
3975
		mmc->caps |= MMC_CAP_4_BIT_DATA;
3976

3977 3978 3979
	if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
		mmc->caps &= ~MMC_CAP_CMD23;

3980
	if (host->caps & SDHCI_CAN_DO_HISPD)
3981
		mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
3982

3983
	if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
3984
	    mmc_card_is_removable(mmc) &&
3985
	    mmc_gpio_get_cd(host->mmc) < 0)
3986 3987
		mmc->caps |= MMC_CAP_NEEDS_POLL;

3988 3989
	if (!IS_ERR(mmc->supply.vqmmc)) {
		ret = regulator_enable(mmc->supply.vqmmc);
3990 3991

		/* If vqmmc provides no 1.8V signalling, then there's no UHS */
3992 3993
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
						    1950000))
3994 3995 3996
			host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
					 SDHCI_SUPPORT_SDR50 |
					 SDHCI_SUPPORT_DDR50);
3997 3998 3999 4000 4001 4002

		/* In eMMC case vqmmc might be a fixed 1.8V regulator */
		if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 2700000,
						    3600000))
			host->flags &= ~SDHCI_SIGNALING_330;

4003 4004 4005
		if (ret) {
			pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
				mmc_hostname(mmc), ret);
4006
			mmc->supply.vqmmc = ERR_PTR(-EINVAL);
4007
		}
4008
	}
4009

4010 4011 4012
	if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
		host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
				 SDHCI_SUPPORT_DDR50);
4013 4014 4015 4016 4017 4018 4019 4020 4021 4022
		/*
		 * The SDHCI controller in a SoC might support HS200/HS400
		 * (indicated using mmc-hs200-1_8v/mmc-hs400-1_8v dt property),
		 * but if the board is modeled such that the IO lines are not
		 * connected to 1.8v then HS200/HS400 cannot be supported.
		 * Disable HS200/HS400 if the board does not have 1.8v connected
		 * to the IO lines. (Applicable for other modes in 1.8v)
		 */
		mmc->caps2 &= ~(MMC_CAP2_HSX00_1_8V | MMC_CAP2_HS400_ES);
		mmc->caps &= ~(MMC_CAP_1_8V_DDR | MMC_CAP_UHS);
4023
	}
4024

4025
	/* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
4026 4027
	if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
			   SDHCI_SUPPORT_DDR50))
4028 4029 4030
		mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;

	/* SDR104 supports also implies SDR50 support */
4031
	if (host->caps1 & SDHCI_SUPPORT_SDR104) {
4032
		mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
4033 4034 4035
		/* SD3.0: SDR104 is supported so (for eMMC) the caps2
		 * field can be promoted to support HS200.
		 */
4036
		if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
4037
			mmc->caps2 |= MMC_CAP2_HS200;
4038
	} else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
4039
		mmc->caps |= MMC_CAP_UHS_SDR50;
4040
	}
4041

4042
	if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
4043
	    (host->caps1 & SDHCI_SUPPORT_HS400))
4044 4045
		mmc->caps2 |= MMC_CAP2_HS400;

4046 4047 4048 4049 4050 4051
	if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
	    (IS_ERR(mmc->supply.vqmmc) ||
	     !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
					     1300000)))
		mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;

4052 4053
	if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
	    !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
4054 4055
		mmc->caps |= MMC_CAP_UHS_DDR50;

4056
	/* Does the host need tuning for SDR50? */
4057
	if (host->caps1 & SDHCI_USE_SDR50_TUNING)
4058 4059
		host->flags |= SDHCI_SDR50_NEEDS_TUNING;

4060
	/* Driver Type(s) (A, C, D) supported by the host */
4061
	if (host->caps1 & SDHCI_DRIVER_TYPE_A)
4062
		mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
4063
	if (host->caps1 & SDHCI_DRIVER_TYPE_C)
4064
		mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
4065
	if (host->caps1 & SDHCI_DRIVER_TYPE_D)
4066 4067
		mmc->caps |= MMC_CAP_DRIVER_TYPE_D;

4068
	/* Initial value for re-tuning timer count */
4069 4070
	host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
			     SDHCI_RETUNING_TIMER_COUNT_SHIFT;
4071 4072 4073 4074 4075 4076 4077 4078 4079

	/*
	 * In case Re-tuning Timer is not disabled, the actual value of
	 * re-tuning timer will be 2 ^ (n - 1).
	 */
	if (host->tuning_count)
		host->tuning_count = 1 << (host->tuning_count - 1);

	/* Re-tuning mode supported by the Host Controller */
4080
	host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
4081 4082
			     SDHCI_RETUNING_MODE_SHIFT;

4083
	ocr_avail = 0;
4084

4085 4086 4087 4088 4089 4090 4091 4092
	/*
	 * According to SD Host Controller spec v3.00, if the Host System
	 * can afford more than 150mA, Host Driver should set XPC to 1. Also
	 * the value is meaningful only if Voltage Support in the Capabilities
	 * register is set. The actual current value is 4 times the register
	 * value.
	 */
	max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
4093
	if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
4094
		int curr = regulator_get_current_limit(mmc->supply.vmmc);
4095 4096 4097 4098 4099 4100 4101 4102 4103 4104 4105 4106 4107
		if (curr > 0) {

			/* convert to SDHCI_MAX_CURRENT format */
			curr = curr/1000;  /* convert to mA */
			curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;

			curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
			max_current_caps =
				(curr << SDHCI_MAX_CURRENT_330_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_300_SHIFT) |
				(curr << SDHCI_MAX_CURRENT_180_SHIFT);
		}
	}
4108

4109
	if (host->caps & SDHCI_CAN_VDD_330) {
4110
		ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
4111

4112
		mmc->max_current_330 = ((max_current_caps &
4113 4114 4115 4116
				   SDHCI_MAX_CURRENT_330_MASK) >>
				   SDHCI_MAX_CURRENT_330_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
4117
	if (host->caps & SDHCI_CAN_VDD_300) {
4118
		ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
4119

4120
		mmc->max_current_300 = ((max_current_caps &
4121 4122 4123 4124
				   SDHCI_MAX_CURRENT_300_MASK) >>
				   SDHCI_MAX_CURRENT_300_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}
4125
	if (host->caps & SDHCI_CAN_VDD_180) {
4126 4127
		ocr_avail |= MMC_VDD_165_195;

4128
		mmc->max_current_180 = ((max_current_caps &
4129 4130 4131 4132 4133
				   SDHCI_MAX_CURRENT_180_MASK) >>
				   SDHCI_MAX_CURRENT_180_SHIFT) *
				   SDHCI_MAX_CURRENT_MULTIPLIER;
	}

4134 4135 4136 4137 4138
	/* If OCR set by host, use it instead. */
	if (host->ocr_mask)
		ocr_avail = host->ocr_mask;

	/* If OCR set by external regulators, give it highest prio. */
4139
	if (mmc->ocr_avail)
4140
		ocr_avail = mmc->ocr_avail;
4141

4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153
	mmc->ocr_avail = ocr_avail;
	mmc->ocr_avail_sdio = ocr_avail;
	if (host->ocr_avail_sdio)
		mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
	mmc->ocr_avail_sd = ocr_avail;
	if (host->ocr_avail_sd)
		mmc->ocr_avail_sd &= host->ocr_avail_sd;
	else /* normal SD controllers don't support 1.8V */
		mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
	mmc->ocr_avail_mmc = ocr_avail;
	if (host->ocr_avail_mmc)
		mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
4154 4155

	if (mmc->ocr_avail == 0) {
4156 4157
		pr_err("%s: Hardware doesn't report any support voltages.\n",
		       mmc_hostname(mmc));
4158 4159
		ret = -ENODEV;
		goto unreg;
4160 4161
	}

4162 4163 4164 4165 4166 4167 4168 4169 4170
	if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
			  MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
			  MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
	    (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
		host->flags |= SDHCI_SIGNALING_180;

	if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
		host->flags |= SDHCI_SIGNALING_120;

4171 4172
	spin_lock_init(&host->lock);

4173 4174 4175 4176 4177 4178 4179
	/*
	 * Maximum number of sectors in one transfer. Limited by SDMA boundary
	 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
	 * is less anyway.
	 */
	mmc->max_req_size = 524288;

4180
	/*
4181 4182
	 * Maximum number of segments. Depends on if the hardware
	 * can do scatter/gather or not.
4183
	 */
4184
	if (host->flags & SDHCI_USE_ADMA) {
4185
		mmc->max_segs = SDHCI_MAX_SEGS;
4186
	} else if (host->flags & SDHCI_USE_SDMA) {
4187
		mmc->max_segs = 1;
4188 4189 4190 4191 4192 4193 4194
		if (swiotlb_max_segment()) {
			unsigned int max_req_size = (1 << IO_TLB_SHIFT) *
						IO_TLB_SEGSIZE;
			mmc->max_req_size = min(mmc->max_req_size,
						max_req_size);
		}
	} else { /* PIO */
4195
		mmc->max_segs = SDHCI_MAX_SEGS;
4196
	}
4197 4198 4199

	/*
	 * Maximum segment size. Could be one segment with the maximum number
4200 4201
	 * of bytes. When doing hardware scatter/gather, each entry cannot
	 * be larger than 64 KiB though.
4202
	 */
4203 4204 4205 4206 4207 4208
	if (host->flags & SDHCI_USE_ADMA) {
		if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
			mmc->max_seg_size = 65535;
		else
			mmc->max_seg_size = 65536;
	} else {
4209
		mmc->max_seg_size = mmc->max_req_size;
4210
	}
4211

4212 4213 4214 4215
	/*
	 * Maximum block size. This varies from controller to controller and
	 * is specified in the capabilities register.
	 */
4216 4217 4218
	if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
		mmc->max_blk_size = 2;
	} else {
4219
		mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
4220 4221
				SDHCI_MAX_BLOCK_SHIFT;
		if (mmc->max_blk_size >= 3) {
4222 4223
			pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
				mmc_hostname(mmc));
4224 4225 4226 4227 4228
			mmc->max_blk_size = 0;
		}
	}

	mmc->max_blk_size = 512 << mmc->max_blk_size;
4229

4230 4231 4232
	/*
	 * Maximum block count.
	 */
4233
	mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
4234

4235
	if (mmc->max_segs == 1)
4236
		/* This may alter mmc->*_blk_* parameters */
4237
		sdhci_allocate_bounce_buffer(host);
4238

4239 4240 4241 4242 4243 4244 4245 4246 4247 4248 4249 4250 4251 4252 4253 4254 4255
	return 0;

unreg:
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
undma:
	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;

	return ret;
}
EXPORT_SYMBOL_GPL(sdhci_setup_host);

4256 4257 4258 4259 4260 4261 4262 4263 4264 4265 4266 4267 4268 4269 4270 4271
void sdhci_cleanup_host(struct sdhci_host *host)
{
	struct mmc_host *mmc = host->mmc;

	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);

	if (host->align_buffer)
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
	host->adma_table = NULL;
	host->align_buffer = NULL;
}
EXPORT_SYMBOL_GPL(sdhci_cleanup_host);

4272 4273
int __sdhci_add_host(struct sdhci_host *host)
{
4274
	unsigned int flags = WQ_UNBOUND | WQ_MEM_RECLAIM | WQ_HIGHPRI;
4275 4276 4277
	struct mmc_host *mmc = host->mmc;
	int ret;

4278 4279 4280 4281 4282
	host->complete_wq = alloc_workqueue("sdhci", flags, 0);
	if (!host->complete_wq)
		return -ENOMEM;

	INIT_WORK(&host->complete_work, sdhci_complete_work);
4283

4284 4285
	timer_setup(&host->timer, sdhci_timeout_timer, 0);
	timer_setup(&host->data_timer, sdhci_timeout_data_timer, 0);
4286

4287
	init_waitqueue_head(&host->buf_ready_int);
4288

4289 4290
	sdhci_init(host, 0);

4291 4292
	ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
				   IRQF_SHARED,	mmc_hostname(mmc), host);
4293 4294 4295
	if (ret) {
		pr_err("%s: Failed to request IRQ %d: %d\n",
		       mmc_hostname(mmc), host->irq, ret);
4296
		goto unwq;
4297
	}
4298

4299
	ret = sdhci_led_register(host);
4300 4301 4302
	if (ret) {
		pr_err("%s: Failed to register LED device: %d\n",
		       mmc_hostname(mmc), ret);
4303
		goto unirq;
4304
	}
4305

4306 4307 4308
	ret = mmc_add_host(mmc);
	if (ret)
		goto unled;
4309

4310
	pr_info("%s: SDHCI controller on %s [%s] using %s\n",
4311
		mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
4312 4313
		(host->flags & SDHCI_USE_ADMA) ?
		(host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
4314
		(host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
4315

4316 4317
	sdhci_enable_card_detection(host);

4318 4319
	return 0;

4320
unled:
4321
	sdhci_led_unregister(host);
4322
unirq:
4323
	sdhci_do_reset(host, SDHCI_RESET_ALL);
4324 4325
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4326
	free_irq(host->irq, host);
4327 4328
unwq:
	destroy_workqueue(host->complete_wq);
4329

4330 4331
	return ret;
}
4332 4333 4334 4335 4336 4337 4338 4339 4340
EXPORT_SYMBOL_GPL(__sdhci_add_host);

int sdhci_add_host(struct sdhci_host *host)
{
	int ret;

	ret = sdhci_setup_host(host);
	if (ret)
		return ret;
4341

4342 4343 4344 4345 4346 4347 4348 4349 4350 4351
	ret = __sdhci_add_host(host);
	if (ret)
		goto cleanup;

	return 0;

cleanup:
	sdhci_cleanup_host(host);

	return ret;
4352
}
4353
EXPORT_SYMBOL_GPL(sdhci_add_host);
4354

Pierre Ossman's avatar
Pierre Ossman committed
4355
void sdhci_remove_host(struct sdhci_host *host, int dead)
4356
{
4357
	struct mmc_host *mmc = host->mmc;
Pierre Ossman's avatar
Pierre Ossman committed
4358 4359 4360 4361 4362 4363 4364
	unsigned long flags;

	if (dead) {
		spin_lock_irqsave(&host->lock, flags);

		host->flags |= SDHCI_DEVICE_DEAD;

4365
		if (sdhci_has_requests(host)) {
4366
			pr_err("%s: Controller removed during "
4367
				" transfer!\n", mmc_hostname(mmc));
4368
			sdhci_error_out_mrqs(host, -ENOMEDIUM);
Pierre Ossman's avatar
Pierre Ossman committed
4369 4370 4371 4372 4373
		}

		spin_unlock_irqrestore(&host->lock, flags);
	}

4374 4375
	sdhci_disable_card_detection(host);

4376
	mmc_remove_host(mmc);
4377

4378
	sdhci_led_unregister(host);
4379

Pierre Ossman's avatar
Pierre Ossman committed
4380
	if (!dead)
4381
		sdhci_do_reset(host, SDHCI_RESET_ALL);
4382

4383 4384
	sdhci_writel(host, 0, SDHCI_INT_ENABLE);
	sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
4385 4386 4387
	free_irq(host->irq, host);

	del_timer_sync(&host->timer);
4388
	del_timer_sync(&host->data_timer);
4389

4390
	destroy_workqueue(host->complete_wq);
4391

4392 4393
	if (!IS_ERR(mmc->supply.vqmmc))
		regulator_disable(mmc->supply.vqmmc);
4394

4395
	if (host->align_buffer)
4396 4397 4398
		dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
				  host->adma_table_sz, host->align_buffer,
				  host->align_addr);
4399

4400
	host->adma_table = NULL;
4401
	host->align_buffer = NULL;
4402 4403
}

4404
EXPORT_SYMBOL_GPL(sdhci_remove_host);
4405

4406
void sdhci_free_host(struct sdhci_host *host)
4407
{
4408
	mmc_free_host(host->mmc);
4409 4410
}

4411
EXPORT_SYMBOL_GPL(sdhci_free_host);
4412 4413 4414 4415 4416 4417 4418 4419 4420

/*****************************************************************************\
 *                                                                           *
 * Driver init/exit                                                          *
 *                                                                           *
\*****************************************************************************/

static int __init sdhci_drv_init(void)
{
4421
	pr_info(DRIVER_NAME
4422
		": Secure Digital Host Controller Interface driver\n");
4423
	pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
4424

4425
	return 0;
4426 4427 4428 4429 4430 4431 4432 4433 4434
}

static void __exit sdhci_drv_exit(void)
{
}

module_init(sdhci_drv_init);
module_exit(sdhci_drv_exit);

4435
module_param(debug_quirks, uint, 0444);
4436
module_param(debug_quirks2, uint, 0444);
4437

4438
MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
4439
MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
4440
MODULE_LICENSE("GPL");
4441

4442
MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
4443
MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");